Improving the Testability of Complex SoC Designs
It is well known that testing System-on-Chip (SoC) designs poses technological and economic challenges. With complex SoCs targeted at cost-sensitive consumer applications, especially in the communications arena, it is important to minimize testing costs as much as possible. For this reason, Design-for-Test (DFT) is critical to the success of these chips. In fact, unique and significant test cost reductions can be achieved if DFT can be extended to exploit highly flexible tester resources.
Recent extensions in DFT techniques enable the Concurrent Test (CCT) of circuit blocks within an SoC by isolating target IP cores and ensuring that chip resources are allocated such that the cores can be tested in parallel. To effectively utilize this type of concurrent test, designers should be aware of the procedures, enhanced design automation and test system capabilities needed to implement highly tuned concurrent test.
Related Semiconductor IP
- Embedded Hardware Security Module for Automotive and Advanced Applications
- Hardware Security Module
- Voltage Detector
- Power Switch
- Low Dropout Regulator (LDO)
Related White Papers
- Out of the Verification Crisis: Improving RTL Quality
- Getting started in structured assembly in complex SoC designs
- Streamlining SoC Integration With the Power of Automation
- Verification Platform for Complex Designs
Latest White Papers
- The backpropagation algorithm implemented on spiking neuromorphic hardware
- The Benefits of a Multi-Protocol PMA
- Integrating Ethernet, PCIe, And UCIe For Enhanced Bandwidth And Scalability For AI/HPC Chips
- eUSB2V2 with 4.8Gbps and Use Cases: A Comprehensive Overview
- Bringing SOT-MRAM Tech Closer to Cache Memory