Building predictability into your low-power design flow
Pete Hardee and Buda Leung, Cadence Design Systems
EETimes (4/16/2012 10:19 AM EDT)
Meeting today’s tough power specifications involves advanced low-power design techniques that go well beyond clock gating or other power optimizations automated in synthesis and implementation tools. These advanced techniques require architectural decisions that must be made early in the design flow, introducing two big areas of uncertainty that the designer needs to overcome:
- How can I get predictability early in the flow to decide which low-power techniques will actually meet the power specification?
- Low-power techniques introduce a new level of complexity, so how can I implement those techniques and verify that I did them correctly, ensuring no bug escapes?
This design article uses a case study to illustrate how these twin uncertainties can be overcome. The authors explain how the design is split into power domains, and they show how to apply the following advanced low-power techniques in turn: multi-supply voltage, power shutoff with state retention, and multi-voltage threshold optimization. The article discusses the resultant dynamic and leakage power numbers estimated at various stages of the design flow, and it shows the importance of realistic activity vectors to produce accurate power estimation. The article also explains how the techniques are specified in a power intent file, and how that file is used, along with the design and power-aware simulation and formal verification tools, to verify the correct implementation of the power architecture.
To read the full article, click here
Related Semiconductor IP
- NPU IP Core for Mobile
- NPU IP Core for Edge
- Specialized Video Processing NPU IP
- HYPERBUS™ Memory Controller
- AV1 Video Encoder IP
Related White Papers
- Gbit interface forces analog IP into digital flow
- Low-power flow enables multi-supply voltage ICs
- Building a Total Quality Experience into Silicon IP - Delivering DesignWare Silicon IP into SoC Designs
- Legacy RTL brought into system-level flow
Latest White Papers
- Transition Fixes in 3nm Multi-Voltage SoC Design
- CXL Topology-Aware and Expander-Driven Prefetching: Unlocking SSD Performance
- Breaking the Memory Bandwidth Boundary. GDDR7 IP Design Challenges & Solutions
- Automating NoC Design to Tackle Rising SoC Complexity
- Memory Prefetching Evaluation of Scientific Applications on a Modern HPC Arm-Based Processor