Building predictability into your low-power design flow
Pete Hardee and Buda Leung, Cadence Design Systems
EETimes (4/16/2012 10:19 AM EDT)
Meeting today’s tough power specifications involves advanced low-power design techniques that go well beyond clock gating or other power optimizations automated in synthesis and implementation tools. These advanced techniques require architectural decisions that must be made early in the design flow, introducing two big areas of uncertainty that the designer needs to overcome:
- How can I get predictability early in the flow to decide which low-power techniques will actually meet the power specification?
- Low-power techniques introduce a new level of complexity, so how can I implement those techniques and verify that I did them correctly, ensuring no bug escapes?
This design article uses a case study to illustrate how these twin uncertainties can be overcome. The authors explain how the design is split into power domains, and they show how to apply the following advanced low-power techniques in turn: multi-supply voltage, power shutoff with state retention, and multi-voltage threshold optimization. The article discusses the resultant dynamic and leakage power numbers estimated at various stages of the design flow, and it shows the importance of realistic activity vectors to produce accurate power estimation. The article also explains how the techniques are specified in a power intent file, and how that file is used, along with the design and power-aware simulation and formal verification tools, to verify the correct implementation of the power architecture.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related White Papers
- Gbit interface forces analog IP into digital flow
- Low-power flow enables multi-supply voltage ICs
- Building a Total Quality Experience into Silicon IP - Delivering DesignWare Silicon IP into SoC Designs
- Legacy RTL brought into system-level flow
Latest White Papers
- New Realities Demand a New Approach to System Verification and Validation
- How silicon and circuit optimizations help FPGAs offer lower size, power and cost in video bridging applications
- Sustainable Hardware Specialization
- PCIe IP With Enhanced Security For The Automotive Market
- Top 5 Reasons why CPU is the Best Processor for AI Inference