VIASIC's Place and Route technology Chosen by Achronix semiconductor
RESEARCH TRIANGLE PARK, N.C. – Oct. 7, 2008 – ViASIC Inc., an electronic design automation (EDA) company with breakthrough tools, IP and services for reconfigurable semiconductor fabrics, today announced that Achronix Semiconductor Corp. selected ViASIC’s ViaPath™ place and route software for use in its Achronix CAD environment (ACE). ViASIC believes ViaPath is the only commercially available tool that can perform optimization, placement and routing for standard metal (one-mask or two-mask) programmable designs. The principles used in ViaPath are equally effective for structured ASICs and synchronous or asynchronous RAM-based FPGAs, resulting in a correct-by-construction finished IC design that meets all design closure requirements.
Achronix and ViASIC worked closely together to modify and integrate ViaPath’s place and route code base for use in ACE. ACE is the Achronix design environment for its recently announced Speedster 1.5 GHz FPGA family.
According to Raymond Nijssen, chief software architect at Achronix Semiconductor, “To enable the world’s fastest FPGAs we looked for an EDA partner we could rely on to deliver place and route capabilities as early as possible in our software development cycle. Our close collaboration in adapting the underlying engines and algorithms of ViaPath for Speedster has resulted in a powerful development tool. ViASIC exceeded our expectations.”
Mark Goode, president and CEO of ViASIC, said, “We were honored to work hand-in-hand with Achronix as part of its development team and contribute our knowledge of configurable silicon products. And we were pleased to provide the P&R backbone that became an integral part of the Achronix software tool suite. We congratulate Achronix on its innovation in bringing the Speedster family to market, and feel proud to be a part of that effort.”
About ViASIC
ViASIC Inc. supplies proven electronic design automation (EDA) tools, IP and services that leverage configurable semiconductor fabrics to slash mask costs by up to 95% compared to a standard ASIC design approach, and reduce design time and risk. Its patented solutions, both with and without SRAM, let ASSP providers, product designers, test chip designers and others in commercial and radiation-hardened applications start manufacturing before the design is fully completed, and debug silicon far earlier in the design flow, speeding time to market. Founded in 2000, ViASIC is headquartered in Durham N.C. For more information about ViASIC and its products and services, visit www.viasic.com.
Related Semiconductor IP
- USB 20Gbps Device Controller
- Ultra-High-Speed Time-Interleaved 7-bit 64GSPS ADC on 3nm
- Fault Tolerant DDR2/DDR3/DDR4 Memory controller
- 25MHz to 4.0GHz Fractional-N RC PLL Synthesizer on TSMC 3nm N3P
- AGILEX 7 R-Tile Gen5 NVMe Host IP
Related News
- ViASIC Introduces Industry’s First Practical One-Mask Chip Architecture and Companion Physical Design Software
- ViASIC Announces 12th Tape-out for ViaMask Standard-Metal Library
- ViASIC Appoints Lynn Hayden to Board of Directors
- ViASIC Introduces Industry's First Two-Mask Standard Metal Fabric for Re-configurable SOC Design; DuoMask Patented Technology Provides a Complete Solution for All Processes
Latest News
- BrainChip Expands Global Reach, Announces Akida Boards and AI Development Kits Available at DigiKey
- Qualitas Semiconductor Successfully Demonstrates Live UCIe PHY IP at AI Infra Summit 2025
- Silicon Creations Announces 1000th Production FinFET Tapeout at TSMC and Immediate Availability of Full IP Library on TSMC N2 Technology
- Intel and NVIDIA to Jointly Develop AI Infrastructure and Personal Computing Products
- Comcores MACsec IP is compliant with the OPEN Alliance Standard