TriCN's PCI Express PHY Verified Using Denali PureSpec Verification IP
SAN FRANCISCO, CA
- June 7, 2004 - TriCN, a leading developer of intellectual property (IP) for high-speed semiconductor interface technology, today announced the successful verification of its PCI Express PHY using Denali Software's PureSpec™ Verification IP, the industry's most widely adopted verification model for PCI Express. PureSpec's analysis verifies that TriCN's PCI Express PIPE macro is fully functional within a complete PCI Express environment, including Link Level Controller, Root Complexes, Bridges and Switches.
"We are pleased to have our PCI Express PHY verified by the PureSpec Verification IP," said Ron Nikel, co-founder and Chief Technology Officer of TriCN. "As High Performance Interface Specialists, TriCN applies a system level approach to all of our interface development, which has resulted in a tremendous track for customer success. Verification of our PCI Express PHY through use of PureSpec is another important validation of the TriCN design methodology."
"We've worked with TriCN on numerous high-speed interface designs and we continue to be impressed with their technical expertise and commitment to customer success," said David Lin, VP Denali. "TriCN has developed a robust design and verification methodology. We are very pleased that PureSpec delivered value in their verification flow and enabled delivery of a very high-quality end-product."
About TriCN's PCI Express PHY
TriCN PCI Express PHY is a fully PIPE (1.0a) compliant hard macro solution which includes the SerDes, the PIPE logic and the I/Os, and provides the industry's most efficient design for area and power. Supporting all lane configurations of the PCI Express spec, (X1, X2, X4, X8, X16, X32), TriCN's offering includes a true X1 solution. The PHY is delivered as a hard macro requiring no further RTL synthesis, significantly reducing engineering time and risk over comparable solutions with soft IP components.
Availability
TriCN's PCI Express PHY products are immediately available in the TSMC 130nm process.
About Denali PureSpec Verification IP
Used in over 40 PCI Express chip designs, PureSpec is the most widely used verification IP solution for simulating and verifying PCI Express design interfaces. PureSpec models all devices in the PCI Express topology, including the root complex, switch, endpoint, and PCI Express to PCI bridge. Within PureSpec, all protocol layers (physical, data link, transaction) of the PCI Express specification are completely modeled and can be simulated concurrently or independently. The product contains thousands of assertions that are monitored during simulation to ensure compliance with the PCI Express specification, and interoperability with other PCI Express devices. PureSpec provides seamless integrations to all popular EDA tools and verification languages, and is available for customer evaluation at: www.denali.com/purespec
About Denali Software
Denali Software Inc. is the world's leading provider of electronic design automation (EDA) tools and semiconductor intellectual property (SIP) solutions for chip interface design and verification. More than 400 companies worldwide use Denali's tools, technology, and services to design and verify complex chip interfaces for communication, consumer, and computer products. For more information, please visit Denali at www.denali.com or contact Denali directly at: 650-461-7200, or email: info@denali.com
About TriCN
Founded in 1997, San Francisco, California-based TriCN is a leading developer of high- performance semiconductor interface intellectual property (IP). The company provides a complete portfolio of IP for maximizing data throughput on and off the chip. All products are designed using rigorous signal integrity and timing analysis to ensure first time power-up success. Products include Base I/O libraries for pad-ring creation, high-performance memory and networking interfaces, multi-function I/O's compatible with multiple interface protocols, and multi-gigabit PHY products. TriCN's customers range from fabless semiconductor to systems companies and IDMs.
Related Semiconductor IP
- 12-bit, 400 MSPS SAR ADC - TSMC 12nm FFC
- 10-bit Pipeline ADC - Tower 180 nm
- Simulation VIP for Ethernet UEC
- Automotive Grade PLLs, Oscillators, SerDes PMAs, LVDS/CML IP
- CAN-FD Controller
Related News
- Mobiveil Teams With Semtech to Provide SoC Designers a Verified PCI Express(R) 3.0 Controller and PCI Express 3.0 PHY IP Solution
- Denali's Industry-Standard PureSpec Verification IP Utilized by IBM for Latest CoreConnect Bus Architecture Toolkits for SoC designs
- ConnectX InfiniBand Adapters and 10Gb Ethernet NICs Designed for PCI Express 2.0 Technology with Denali PureSpec Verification IP
- Sony Selects Denali PureSpec PCI Express Verification IP for SxS PRO Memory Card
Latest News
- Presto Engineering Group Acquires Garfield Microelectronics Ltd, Creating Europe’s Most Comprehensive ASIC Design to Production One-Stop-Shop
- Qualitas Semiconductor Demonstrates Live of PCIe Gen 6.0 PHY and UCIe v2.0 Solutions at ICCAD 2025
- WAVE-N v2: Chips&Media’s Custom NPU Retains 16-bit FP for Superior Efficiency at High TOPS
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms