Synopsys Design Platforms Enabled for Samsung Foundry 2.5D-IC Multi-Die Integration
Synopsys and Samsung Foundry Collaboration Delivers Customized Solution to Support 5G, AI, and HPC Applications
MOUNTAIN VIEW, Calif., Oct. 17, 2019 -- Synopsys, Inc. (Nasdaq: SNPS) today announced availability of design solutions to support Samsung Foundry's 2.5D-IC Multi-Die Integration (MDI™) on its 7-nanometer (nm) LPP (Low Power Plus) with extreme ultraviolet (EUV) lithography technology, known as 7LPP. The Synopsys Fusion Design Platform™ and Custom Design Platform enable quicker design prototyping and analysis to help designers address the time-to-market pressures associated with delivery to accelerating markets, such as 5G, artificial intelligence (AI), and high-performance computing (HPC).
"Coupling noise between multi-die and package causes unexpected performance issues, and addressing 2.5D-IC system problems at later design stages is more difficult as design complexity increases," said Jung Yun Choi, vice president of Foundry Design Technology Team at Samsung Electronics. "Samsung Foundry's MDI design flow, which integrates analysis and implementation for early-stage system-level pathfinding, enables our customers to overcome performance issues and achieve cost-efficient 2.5D-IC products. Through our collaboration, customers can pull in their schedule and achieve a performance-driven product while reducing turnaround time for problem-solving."
Key products and features of Synopsys' Fusion Design Platform and Custom Design Platform supporting Samsung Foundry's 7LPP 2.5D-IC MDI include:
- Fusion Compiler™ RTL-to-GDSII solution: Fully-automated silicon interposer routing, optimal automated placement and routing among microbumps, TSVs, and C4 bumps
- IC Compiler™ II place and route: Comprehensive support for interposer creation, inter-die placement and routing, and interposer channel and power routing
- RedHawk™ Analysis Fusion In-Design EM/IR: Seamless In-Design EM/IR analysis of multi-dies and silicon interposer, robust power delivery network design through cleaning missing via, open and short net correlated with ANSYS® RedHawk signoff analysis
- Custom Compiler™ design environment: Easy configuration setup based on powerful schematic view and auto SPICE deck generation for power and signal integrity analysis of HBM and high-speed interface (HSI) channels
- HSPICE® signal integrity analysis: Linear, transient, and StatEye analysis for PCIe Gen4
- FineSim® power and signal integrity analysis: AC and transient analysis for power integrity, crosstalk, jitter, and SSO analysis for HBM
"With increasing interest in multi-die integration for accelerating markets such as AI, HPC, and 5G, customers need new solutions because traditional manual design doesn't adequately address the latest power and signal noise challenges," said Michael Sanie, vice president of marketing and strategy for the Synopsys Design Group. "Synopsys' design solutions make a multi-die integration design environment easier and more efficient, and help Samsung Foundry customers deliver faster and higher-performing 2.5D-IC products."
About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Synopsys and Samsung Foundry Deepen Collaboration to Accelerate Multi-Die System Design for Advanced Samsung Processes
- Synopsys 3DIC Compiler Qualified for Samsung Foundry's Multi-Die Integration Flow, Accelerating 2.5D and 3D Designs
- Synopsys and Samsung Foundry Enable 3nm Process Technology for Power- and Performance-Demanding Mobile, HPC and AI Designs
- Synopsys and Samsung Collaborate to Deliver Broad IP Portfolio Across All Advanced Samsung Foundry Processes
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers