Synopsys Custom Design Platform Secures Full-flow Displacement of Legacy Design Tools at Alphawave
Alphawave Adopts Synopsys Solution to Accelerate Design of High-speed Connectivity IP
MOUNTAIN VIEW, Calif., March 10, 2020 -- Synopsys, Inc. (Nasdaq: SNPS) today announced that silicon IP provider Alphawave has adopted the Synopsys Custom Design Platform to accelerate the design of multi-standard connectivity solutions. Alphawave chose Synopsys to replace its legacy design system based on superior overall design productivity.
As part of the flow migration, the companies collaborated to build a customized regression system that automatically generates simulation jobs, compares results with previous runs, and reports failures. Alphawave also deployed Synopsys' Custom Compiler™ Quick Start Kits to optimize the productivity of its layout team with process-specific flows and tool settings.
"Synopsys gave us a superior solution for advanced node custom design, which helped us meet aggressive power, performance and area targets for our high-speed connectivity IP," said Tony Pialis, Alphawave founder and CEO. "Through close collaboration, we were able to complete our first tapeout with the Synopsys solution within three months of deploying it."
The Synopsys Custom Design Platform is based on the Custom Compiler design and layout environment and includes HSPICE® circuit simulator, FineSim® circuit simulator, and CustomSim™ FastSPICE circuit simulator, Custom WaveView™ waveform display, StarRC™ parasitic extraction, and IC Validator physical verification.
"Leading-edge custom design teams, such as Alphawave, are looking for an alternative to the outdated design solutions of the past," said Aveek Sarkar, vice president of engineering at Synopsys. "The Synopsys Custom Design Platform is a proven solution that delivers better designer productivity and has been adopted by thousands of designers worldwide across a broad range of mature and advanced node process technologies."
Key features of the Custom Design Platform include reliability-aware verification, Fusion Technology for extraction and visually assisted layout. Reliability-aware verification ensures robust analog/mixed-signal (AMS) design with signoff-accurate transistor-level EM/IR analysis, large-scale Monte Carlo simulation, aging analysis, and other verification checks. Fusion Technology for extraction with StarRC parasitic extraction reduces design closure time by enabling accurate parasitic simulation before layout is complete. Visually assisted automation is a pioneering approach to reducing layout effort that is proven to deliver higher productivity.
For more on the Synopsys Custom Design Platform, visit https://www.synopsys.com/custom
About Synopsys
Synopsys, Inc. (Nasdaq: SNPS) is the Silicon to Software™ partner for innovative companies developing the electronic products and software applications we rely on every day. As the world's 15th largest software company, Synopsys has a long history of being a global leader in electronic design automation (EDA) and semiconductor IP and is also growing its leadership in software security and quality solutions. Whether you're a system-on-chip (SoC) designer creating advanced semiconductors, or a software developer writing applications that require the highest security and quality, Synopsys has the solutions needed to deliver innovative, high-quality, secure products. Learn more at www.synopsys.com.
Related Semiconductor IP
- DDR5 MRDIMM PHY and Controller
- RVA23, Multi-cluster, Hypervisor and Android
- HBM4E PHY and controller
- 64 bit RISC-V Multicore Processor with 2048-bit VLEN and AMM
- NPU IP Core for Mobile
Related News
- CEO interview: Alphawave IP's Pialis on chiplets and custom silicon
- Siemens advances intelligent custom IC verification platform with new, AI-powered Solido Design Environment
- Alphawave Semi Spearheads Chiplet-Based Custom Silicon for Generative AI and Data Center Workloads with Successful 3nm Tapeouts of HBM3 and UCIe IP
- Synopsys and TSMC Streamline Multi-Die System Complexity with Unified Exploration-to-Signoff Platform and Proven UCIe IP on TSMC N3E Process
Latest News
- CAST Launches Multi-Channel DMA IP Core Ideal for Streaming Applications
- ZeroRISC Gets $10 Million Funding, Says Open-Source Silicon Security ‘Inevitable’
- BT Group Joins the CHERI Alliance to Advance Cybersecurity Innovation
- VESA® Approves Teledyne LeCroy DisplayPort™ 2.1 PHY Compliance Test Specification Software
- Keysight Enables AMD to Showcase Electrical PCI Express® Compliance up to 64 GT/s