Real Intent Unveils Major Enhancements in Ascent XV for Early Detection and Management of Unknowns in Digital Designs
SUNNYVALE, Calif. – Mar. 25, 2014 – Real Intent, Inc., a leading provider of EDA software products today announced a new release of its Ascent X-Verification System (XV) tool for early detection and management of unknowns (X’s) in digital designs, significantly enhancing optimization performance and debug reporting. All Ascent products find elusive bugs and eliminate sources of uncertainty that are difficult to uncover using traditional RTL simulation, leading to both improved quality of results (QoR) and productivity of design teams.
Ascent XV identifies X-sources and potential X-propagation issues early-on in Verilog RTL or netlist designs including X’s that occur during power-on initialization and switching between power modes. It enables debug of functional issues caused by X-optimism at RTL, prior to synthesis. It also eliminates unnecessary X’s caused by X-pessimism at the netlist level that make design debug difficult. Notable features for the new Ascent XV release include:
- 10X faster runtime in reset and retention-flop optimization that ensures complete initialization with minimal hardware and routing requirements, resulting in area and power savings
- Enhanced reporting of reset audit information and counts of X-sources for easier debug
- Greater integration with the Synopsys Verdi3 debug environment with new highlighting of X-sources and X-propagation on design schematics
- SystemVerilog 1800-2009 language support for even easier adoption into existing design flows
- Support for machines running the operating system SUSE Linux Enterprise Server 11 and above
“Analysis and optimization of design reset and initialization is a new requirement for SoC sign-off due to the presence of X’s that can arise from modern power-management techniques,” said Lisa Piper, senior manager of technical marketing at Real Intent. “Ascent XV can ensure that the initialization sequences are complete and optimal for various power states in an SoC and identify only those areas of risk that need attention by the designer, ignoring trivial X’s. With this new release we are continuing to innovate to deliver best-in-class verification performance and debug efficiency.”
See below a video interview about the new release of XV by Lisa Piper:
Availability
The latest release of Ascent XV is available immediately for download from the Real Intent web-site.
About Real Intent
Companies worldwide rely on Real Intent’s EDA software to accelerate early functional verification and advanced sign-off of electronic designs. The company provides comprehensive CDC verification, advanced RTL analysis and sign-off solutions to eliminate complex failure modes of SoCs. Real Intent’s Meridian and Ascent product families lead the market in performance, capacity, accuracy and completeness. Please visit www.realintent.com for more information.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Real Intent Unveils Major Performance Enhancements in Ascent IIV and Ascent XV Tools for Early Functional Verification of Digital Designs
- Real Intent Unveils New Release of Ascent Lint for Early Verification of Digital Designs
- Real Intent Unveils Major Enhancements in Ascent XV for Early Functional Verification of Digital Designs
- Real Intent Unveils New Release of Ascent Lint for Early Verification of Digital Designs
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers