Open-Silicon Extends Long-Term Collaboration with Mentor Graphics Technologies for Custom SoC Design Success
BANGALORE, India, October 06, 2016 - Mentor Graphics Corporation (Nasdaq: MENT) today announced that Open-Silicon, a system-optimized ASIC solutions company, has extended its long-standing deployment of Mentor’s physical verification and design-for-test (DFT) technologies for another three years. To date, Open-Silicon has successfully completed more than 300 ASIC/SoC designs using Mentor Graphics’ technologies. In addition, Open-Silicon is expanding its engagement with leading Mentor Graphics IC implementation solutions, like Calibre® xACT™, Calibre® Multi-Patterning and Calibre® YieldEnhancer, to address a number of key challenges in its custom SoC design projects at 14/16nm and for early development projects at 7nm.
Open-Silicon has been able to achieve a quick turnaround time for GDS hand-off with Mentor’s chip finishing tool, Calibre® DESIGNrev™. Electrical reliability and robustness of its ASIC/SOC designs at 28nm and below are ensured using a plethora of programmable electrical rule checks available with Mentor Graphics Calibre® PERC™. The system-optimized ASIC solutions company has also been using Mentor’s Tessent® TestKompress® solution for advanced ATPG to reduce test pattern volume and test cost, and Mentor’s on-chip clock control logic to generate clocks for at-speed capture. Tessent® BoundaryScan and MemoryBIST are in use for testing embedded memories, and iJTAG solutions enable in-system test for SoCs.
“The decision to continue our partnership with Mentor Graphics for another three years underscores our commitment to our robust Physical Verification, DFT and DFM methodology,” said Anam Haque, Vice President of Silicon Engineering for Open-Silicon. “Mentor’s industry-leading tools facilitate the validation of controls and checks critical to the process for shipping quality products. These best-in-class EDA tools are part of our overall engagement flow, and have been key to our success in completing over 300 designs successfully, and shipping over 120 million ASICs with very low DPPM (<40 PPM), on time delivery (OTD) >99% and negligible customer returns.”
“In today’s challenging design world, long-term technology partnerships provide great value,” said Raghu Panicker, Country Sales Director, Mentor Graphics. “We are extremely happy to extend this collaboration to accelerate Open-Silicon’s growth, innovation and technological excellence in the ASIC design world.”
About Mentor Graphics
Mentor Graphics Corporation (NASDAQ: MENT) is a world leader in electronic hardware and software design and manufacturing solutions, providing products, consulting services and award-winning support for the world’s most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues in the last fiscal year of approximately $1.18 billion. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777. Website: http://www.mentor.com/.
Related Semiconductor IP
- SLVS Transceiver in TSMC 28nm
- 0.9V/2.5V I/O Library in TSMC 55nm
- 1.8V/3.3V Multi-Voltage GPIO in TSMC 28nm
- 1.8V/3.3V I/O Library with 5V ODIO & Analog in TSMC 16nm
- ESD Solutions for Multi-Gigabit SerDes in TSMC 28nm
Related News
- Mentor Graphics Announces New Verification IP for PCIe 4.0
- Mentor Graphics Acquires Flexras Technologies
- Mentor Graphics Wins Summary Judgment, Court Dismisses Three Synopsys Patents
- Altera Announces Virtual Prototyping for Its Industry-leading SoC FPGA Portfolio Through Collaboration with Mentor Graphics
Latest News
- Latest intoPIX JPEG XS Codec Powers FOR-A’s FA-1616 for Efficient IP Production at NAB 2025
- VeriSilicon Launches ISP9000: The Next-Generation AI-Embedded ISP for Intelligent Vision Applications
- GUC Announces Tape-Out of the World's First HBM4 IP on TSMC N3P
- lowRISC and SCI Semiconductor Release Sunburst Chip Repository for Secure Microcontroller Development
- BrainChip Partners with RTX’s Raytheon for AFRL Radar Contract