Metrics Announces an EDA as a Service Partnership Program with Semiconductor Intellectual Property Vendors
The partnership will provide a comprehensive design verification ecosystem for accelerating regression testing using the Metrics Cloud Platform
Ottawa -- March 1, 2021 – Metrics Design Automation, the first vendor to provide EDA as a Service in the cloud, today announced the launching of a new partnership program with semiconductor intellectual property (IP) vendors. IP is a critical component of today’s ASIC designs and the goal of the Metrics partnership program is to ensure their customers will have support of all of the IP required for ASIC regression testing.
“This partnership led by Metrics is for the benefit of our mutual customers – we’re proactively establishing business relationships with IP vendors to ensure our customers have the validated IP simulation models that they require for their regression testing,” said Doug Letcher, founder and CEO of Metrics. “Now that the ASIC design industry is realizing the proven performance, cost-effectiveness, and security benefits of EDA as a SaaS cloud computing model, Metrics is investing time and resources to ensure the same comprehensive verification ecosystem used in on-premises datacenters for many years is now available in the public cloud.”.
In addition to the prior working relations with IP vendors such as Avery Design Systems, SmartDV, Imperas, Omni Design, and Google Cloud, Metrics has welcomed three new IP vendors to the program – Codasip, PLDA, and Silicon Arts. Metrics anticipates expanding their partnership program to include the majority of the almost 100 IP vendors providing IP to the ASIC design community today.
“SiliconArts can bring our RTL closer to developers and customers via Metrics scalable compute model through cloud access, enabling quick IP evaluation, regression and integration in SOC designs early in the design process, key for large complex designs” says Dr. Hyungmin Yoon, CEO and founder of SiliconArts. “We are excited for the Metrics design flow to enable our world leading IP in customer’s SOC projects.”
“Codasip sees the cloud as a game-changer for EDA, especially for tasks like regression simulations that work in batch mode” said Karel Masařík, CEO Codasip. “We welcome the opportunity to join the Metrics’ IP Vendor Partnership”.
About Metrics
Headquartered in Ottawa, Canada, Metrics was founded in 2017 and is led by an experienced group of EDA and business executives. The company’s first product is a fully compliant SystemVerilog simulator implemented in the Google Cloud Platform. The company plans to be the first EDA company to offer a complete RTL-to-GDSII cloud-based design flow and tools on all the major cloud platforms. Find out more at www.metrics.ca
About Codasip
Codasip delivers leading-edge RISC-V processor IP and high-level processor design tools, providing IC designers with all the advantages of the RISC-V open ISA, along with the unique ability to customize the processor IP. As a founding member of the RISC-V Foundation and a long-term supplier of LLVM and GNU-based processor solutions, Codasip is committed to open standards for embedded processors. Formed in 2014 and headquartered in Munich, Germany, Codasip currently has offices in Europe and China, with sales representatives worldwide. For more information about our products and services, visit www.codasip.com. To learn more about RISC-V, visit www.riscv.org.
About SiliconArts
SiliconArts provides world class ray tracing graphics processor IP optimized for performance and power dissipation utilizing patented MIMD technology for real-time applications in visualization, gaming and other advanced graphics use cases requiring photo realistic rendering. Formed in 2010 and headquartered in Seoul, Korea, SiliconArts also has offices in Silicon Valley and provides for both cloud and client based rendering solutions. For more information about our products and capabilities, visit www.siliconarts.com.
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- Comcores supports BAE systems as a key partner with JESD204C IP
- EXTOLL collaborates with PsiQuantum as a Key Partner for High-Speed SerDes IP
- EXTOLL collaborates with BAE Systems as a Key Partner for High-Speed SerDes IP
- Successful tape out of Chip Interfaces' JESD204D IP by a tier 1 semiconductor company
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers