Mentor Graphics Announces EZ-VIP Package for Enhanced Testbench Productivity
WILSONVILLE, Ore., June 2, 2015 - Mentor Graphics Corporation (NASDAQ: MENT) today announced the immediate availability of the EZ-VIP productivity package for ASIC and FPGA verification teams using Questa® Verification IP (QVIP). This package increases productivity by reducing the time spent creating, instantiating, configuring and connecting up a QVIP testbench by 5X or more. This means verification teams have more time available to use QVIP to verify that their design is functionally correct.
The EZ-VIP package consists of QVIP Configurator software, a VIP bring up service package and a new EZ-VIP API. The QVIP Configurator software creates, instantiates and configures UVM testbenches for all protocols in the QVIP library, including PCIe, AMBA, USB, Ethernet, MIPI and Memory protocols, avoiding the time-consuming and error-prone process of writing these testbenches by hand. In many verification projects, a complicated end-to-end UVM verification infrastructure has to be created before a single test can be written. The bring up service package leverages the Mentor® protocol expertise and experience to allow project teams to start from a working, connected end to end testbench. This means verification teams can be productive writing tests immediately. The new EZ-VIP API provides easy-to-use stimulus, transaction logging, and delay control, so that test writers can focus on the behavior of their tests without being delayed by the complexity of UVM.
“We have been highly productive using Mentor’s QVIP library,” said Sundararajan Haran, engineering manager of logic verification and ASIC for Microsemi Corporation. “With other tools in Mentor’s Enterprise Verification Platform such as Questa Portable Stimulus Solutions combined with VIP, Verification Management and Formal Solutions, we have been able to rapidly verify different configurations for our SoC FPGA product families.”
The Questa VIP library provides engineers with standard UVM SystemVerilog (SV) components using a common architecture across all supported protocols. This allows rapid deployment of multiple protocols within a verification team. Test plans, compliance tests, test sequences and protocol coverage are all included as SV and XML source code, allowing simple re-use, extension and debug. The Mentor VIP components also include a comprehensive set of protocol checks, error injection and debug capabilities.
“Verification IP is key component of our Enterprise Verification Platform, which provides a complete verification solution from virtual prototyping to simulation, emulation, FPGA prototyping and post-silicon debug,” said John Lenyo, vice president and general manager, Design Verification Technology Division, Mentor Graphics. “The EZ-VIP productivity package means that our customers can achieve their verification goals quickly and reliably.”
About the Questa Functional Verification platform
The Questa Functional Verification platform is a core technology in the Mentor Enterprise Verification Platform (EVP) – a platform that boosts productivity in ASIC, FGPA and SoC functional verification by combining advanced verification technologies in a comprehensive platform.
About Mentor Graphics
Mentor Graphics Corporation is a world leader in electronic hardware and software design solutions, providing products, consulting services and award-winning support for the world's most successful electronic, semiconductor and systems companies. Established in 1981, the company reported revenues in the last fiscal year in excess of $1.24 billion. Corporate headquarters are located at 8005 S.W. Boeckman Road, Wilsonville, Oregon 97070-7777.
Related Semiconductor IP
- RISC-V CPU IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
Related News
- Mentor Graphics Announces New Verification IP for PCIe 4.0
- Mentor Graphics Acquires Flexras Technologies
- Mentor Graphics Wins Summary Judgment, Court Dismisses Three Synopsys Patents
- Altera Announces Virtual Prototyping for Its Industry-leading SoC FPGA Portfolio Through Collaboration with Mentor Graphics
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers