KYOCERA Document Solutions Uses Synopsys' Application-Specific Instruction-Set Processor Tool to Accelerate Design of High-Performance Image Processing DSP
Processor Designer Tool Enables KYOCERA Design Team to Reduce Overall Project Schedule by Nine Months
MOUNTAIN VIEW, Calif. -- Nov. 6, 2014 -- Synopsys, Inc. (Nasdaq:SNPS), a global leader providing software, IP and services used to accelerate innovation in chips and electronic systems, today announced KYOCERA Document Solutions accelerated the design of a high-performance digital signal processor (DSP) for their next-generation multi-function printer using Synopsys' application specific instruction-set processor (ASIP) design tools. By using tools that automate the design and optimization of application-specific processors, KYOCERA was able to develop a custom DSP that delivers the high performance required for complex image-processing functions in less than a year, saving an estimated nine months on their overall project schedule. In addition, unlike fixed hardware, the resulting ASIP provides the programmability and flexibility to meet the needs of multi-function printer image processing functions.
"Synopsys' reputation as an established provider of ASIP development tools and their multi-function printer design wins worldwide were key factors in our decision to use their ASIP design tools," said Michihiro Okada, general manager of the Software 3 R&D Division, Corporate Software Development Division at KYOCERA Document Solutions Inc. "Being able to use a single processor description to design highly efficient RTL as well as the associated software development kit – including an optimizing C compiler – allowed us to focus on optimizing our architecture throughout the entire design process."
Traditionally, each KYOCERA multi-functional printer model required the development of model-specific, fixed hardware system-on-chips (SoCs) to meet unique image processing algorithms and performance specifications. To improve development efficiency and lower total cost of ownership over the life of its next-generation printer products, KYOCERA required a more flexible and higher performance processor design with full programmability. After determining commercially available DSPs would not meet their performance goals, they selected Synopsys' ASIP design tools to develop their own custom processor.
The ASIP solution from Synopsys enabled KYOCERA to use a high-level specification and quickly model multiple processor architectures, profile performance, and tune the architecture for their specific image processing application. Using this single input specification, Synopsys' tool automatically generated the software development kit containing the instruction-set simulator (ISS), assembler, linker, debugger and C compiler, as well as the synthesizable RTL design. This not only enabled early software development and debugging, it also saved KYOCERA an estimated three-quarters of the effort of creating the SDK and RTL design compared to a traditional manual approach. The combination of early SDK availability and automation of architecture exploration and design creation resulted in a significant reduction in KYOCERA's overall project schedule while producing a design optimized for their specific performance.
"By replacing fixed hardware with ASIPs, companies can save significant development effort and achieve their aggressive project schedules," said John Koeter, vice president of marketing for IP and prototyping at Synopsys. "KYOCERA's successful custom DSP implementation highlights how Synopsys' ASIP tool technology enables designers to rapidly explore innovative processor architectures to achieve the best mix of programmability and performance, while greatly reducing their hardware and software development costs."
Resources
- Read the success story: http://www.synopsys.com/IP/Pages/kyocera-success-story.aspx
- Learn more about Synopsys' ASIP design tools at http://www.synopsys.com/ASIP
- Learn more about KYOCERA Document Solutions at http://www.kyoceradocumentsolutions.com/
About DesignWare IP
Synopsys is a leading provider of high-quality, silicon-proven IP solutions for SoC designs. The broad DesignWare® IP portfolio includes complete interface IP solutions consisting of controller, PHY and next-generation verification IP, analog IP, embedded memories, logic libraries, processor solutions and subsystems. To accelerate prototyping, software development and integration of IP into SoCs, Synopsys' IP Accelerated initiative offers IP prototyping kits, IP software development kits and customized IP subsystems for rapid integration of IP into SoCs. Synopsys' extensive investment in IP quality, comprehensive technical support and robust IP development methodology enables designers to reduce integration risk and accelerate time-to-market. For more information on DesignWare IP, visit http://www.synopsys.com/designware.
About Synopsys
Synopsys, Inc. (Nasdaq:SNPS) accelerates innovation in the global electronics market. As a leader in electronic design automation (EDA) and semiconductor IP, its software, IP and services help engineers address their design, verification, system and manufacturing challenges. Since 1986, engineers around the world have been using Synopsys technology to design and create billions of chips and systems. Learn more at http://www.synopsys.com.
Related Semiconductor IP
- AES GCM IP Core
- High Speed Ethernet Quad 10G to 100G PCS
- High Speed Ethernet Gen-2 Quad 100G PCS IP
- High Speed Ethernet 4/2/1-Lane 100G PCS
- High Speed Ethernet 2/4/8-Lane 200G/400G PCS
Related News
- Synopsys to Acquire Ansys, Creating a Leader in Silicon to Systems Design Solutions
- Synopsys Announces New AI-Driven EDA, IP and Systems Design Solutions At SNUG Silicon Valley
- Kyocera Document Solutions Selects Forte Design Systems SystemC-Based High-Level Synthesis, Replacing Competitive Tool Unable to Meet QoR, Performance, Other Metrics
- SmartDV's AMBA Verification IPs Deployed Worldwide by KYOCERA Document Solutions
Latest News
- HPC customer engages Sondrel for high end chip design
- PCI-SIG’s Al Yanes on PCIe 7.0, HPC, and the Future of Interconnects
- Ubitium Debuts First Universal RISC-V Processor to Enable AI at No Additional Cost, as It Raises $3.7M
- Cadence Unveils Arm-Based System Chiplet
- Frontgrade Gaisler Unveils GR716B, a New Standard in Space-Grade Microcontrollers