GateRocket Enhances Industry's Most Effective FPGA Debug Solution with New Features to Reduce Design Bring-up Time by 50% or More
Version 5.0 of Rocket Vision® Includes SoftPatch, Auto Compare Features That Enable More Efficient Debug, Cut the Number of Synthesis-to-Place-and-Route Loops
BEDFORD, Mass.--February 23, 2010 --GateRocket, Inc., the leading supplier of verification and debug solutions for advanced FPGAs, today announced the availability of the newest version of its RocketVision® debugging software, further enhancing the company’s innovative approach to reducing design time for high-end programmable devices from Altera and Xilinx. RocketVision 5.0 introduces new capabilities that allow designers to select individual design blocks to run in their simulator or GateRocket’s RocketDrive® hardware verification system, the industry’s only Device Native® approach to debug and verification. The features enable engineers to find and fix bugs faster, and avoid unnecessary re-runs of time-consuming synthesis-to-place-and-route iterations, reducing overall design bring-up time by 50% or more compared to traditional approaches.
The new enhancements improve the overall efficiency of RocketVision, a software-based debugging tool that is used in conjunction with popular simulation tools and GateRocket’s RocketDrive hardware verification product. It provides simulators with visibility into the FPGA hardware and enables automated diagnosis by comparing intended behavior with actual results in the FPGA. With the new software release, designers now have the ability to move instances of one or more design blocks that were executing in the FPGA to run in the simulator. The user can then make changes to the RTL to fix bugs in their design and simulate them in software while the rest of the design executes in the native FPGA hardware in the RocketDrive.
“The significant increase in complexity and size of leading-edge FPGAs has put a strain on traditional verification and debug methods. GateRocket is focused exclusively on this FPGA debug crisis, providing a unique way to locate design errors, quickly correct them, and re-verify the entire design,” said Dave Orecchio, GateRocket CEO. “These new enhancements streamline that process even more, allowing designers to fix problems on individual portions of their design without having to go through the entire design cycle each time. This approach has a dramatic impact on debugging efficiency for complex designs.”
New features streamline debug process
The new SoftPatch feature allows engineers to try a “soft” RTL fix to the FPGA without rerunning synthesis and place-and-route, eliminating hours of unproductive waiting time. Typically, when a bug is discovered, each correction requires a new synthesis and place-and-route cycle, and it can take days to resolve each bug. This is especially problematic in complex FPGA designs which commonly have large amounts of unfamiliar IP and hundreds of thousands of design elements. The SoftPatch feature provides an intuitive and efficient way to sequence through each bug and test fixes for them without re-building the FPGA. In this way the user can verify multiple fixes in a single day and then perform an overnight build that encompasses all the changes – saving weeks or months over the course of a project.
The new version of RocketVision also includes an enhanced AutoCompare features that helps identify bugs at the block or full-chip level. It allows designers to automatically compare the signals between the RTL and hardware representations of the complete FPGA design and highlights any differences that occur. This significantly simplifies the debugging process and helps quickly identify the location of each divergence.
Pricing and Availability
Both the latest versions of RocketDrive and RocketVision now support 64-bit versions of the industry’s most popular simulators from Mentor, Cadence and Synopsys. This enables the use of the RocketDrive with 64-bit simulation servers, which are increasingly necessary to handle the largest complexity FPGA designs.
RocketVision 5.0 is a RocketDrive option and is available immediately with a starting price of $9,500.
About GateRocket
GateRocket, Inc., located in Bedford, Mass., offers electronic engineers the first Device Native® verification and debug solution for advanced FPGA semiconductor devices. The company’s RocketVision® software debug tool and its RocketDrive hardware verification system enables users to verify and debug advanced FPGA designs faster and with higher quality for greatly improved time-to-market, and realize more reliable and predictable results. Learn more about GateRocket online at www.gaterocket.com and sign up for a free webinar.
Related Semiconductor IP
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
- JPEG XL Encoder
- LPDDR6/5X/5 PHY V2 - Intel 18A-P
- ML-KEM Key Encapsulation & ML-DSA Digital Signature Engine
Related News
- IPextreme and Texas Instruments Host Webinar on "cJTAG – IEEE 1149.7: Next Generation Test and Debug"
- Macraigor Systems Provides On-Chip Debug Solutions with Eclipse Ganymede and Full GNU Toolset Support for ARM Cortex-M3 Processors
- Macraigor Systems Provides MIPS32 24KE On-Chip Debug Solutions with Eclipse Ganymede
- Jasper Patent Speeds Debug During Verification
Latest News
- Mixel MIPI IP Integrated into Automotive Radar Processors Supporting Safety-critical Applications
- GlobalFoundries and Navitas Semiconductor Partner to Accelerate U.S. GaN Technology and Manufacturing for AI Datacenters and Critical Power Applications
- VLSI EXPERT selects Innatera Spiking Neural Processors to build industry-led neuromorphic talent pool
- SkyWater Technology and Silicon Quantum Computing Team to Advance Hybrid Quantum-Classical Computing
- Dnotitia Revolutionizes AI Storage at SC25: New VDPU Accelerator Delivers Up to 9x Performance Boost