Exostiv Labs achieves 50 Gbps interoperability tests with Avnet ONIX board.
July, 27th, 2020 -- Wavre, Belgium and Bnei Dror, Israel -- Exostiv Labs has successfully completed a round of advanced interoperability tests with Avnet’s ONIX ASIC prototyping system, equipped with the Xilinx Virtex Ultrascale XCVU440 FPGA.
Avnet’s ONIX ASIC prototyping system, co-developed by Avnet and Dgtronix, was successfully used with Exostiv Dashboard for Xilinx FPGA. This setup allowed collecting up to 8 GByte of debug trace from Virtex Ultrascale running at speed through transceivers. The system provided more 50 Gbps total bandwidth over FMC connectivity with Exostiv probe.
‘We are very satisfied with this result, Frederic Leens, CEO of Exostiv Labs says. Speed of setup and overall visibility are critical for ASIC prototyping on FPGA and complex high-speed applications such as low latency Ethernet and acceleration. Not only did Avnet’s board interoperate right away with Exostiv probe, but it provided up to 50 Gbps total bandwidth for collecting debugging trace “out of the box” from its FMC connectors.”
With its library of plug-in boards and its modular architecture, ONIX provides a flexible environment for FPGA-based prototyping of ASIC and SoC. As a board, and technology-independent tool, EXOSTIV complements this environment by adding unprecedented visibility into the chip.
‘Visibility is essential to FPGA-based prototyping’, Itamar Kahalani, FAE at Avnet says. “Exostiv’s impressive performance goes much beyond what other instrumentation solutions are capable of, in terms of the number of internal data nodes, trace depth and ability to visualize exceptionally large capture data sets. Exostiv is the ideal EDA tool for ONIX because it makes the most of the ASIC prototype’.
The ONIX ASIC prototyping platform is designed for rapid prototyping and ASIC emulation of high-performance, high-complexity systems. It is available through Avnet Silica across EMEA and Avnet Worldwide.
For more information and a demonstration:
https://www.exostivlabs.com/fpga-prototyping-platform-gets-visibility-with-exostiv/
Related Semiconductor IP
- Flexible Pixel Processor Video IP
- Bluetooth Low Energy 6.0 Digital IP
- MIPI SWI3S Manager Core IP
- Ultra-low power high dynamic range image sensor
- Neural Video Processor IP
Related News
- New 64-Bit, 133 MHz PCI-X Design Kit from Avnet and Jungo Drives Successful Completion of PCI-X Compliance Tests at the Recent PCI PlugFest
- L&T Infotech completes Interoperability Tests of LTE-UE with Trillium eNodeB software
- Molex and Credo to Demonstrate 50 Gbps NRZ live serial traffic at DesignCon 2015
- Exostiv Labs announces the availability of its 'EXOSTIV' solution for FPGA debug.
Latest News
- Cyient Semiconductors Enters Strategic Channel Partnership with GlobalFoundries
- Aion Silicon Successfully Completes ISO 9001 and ISO/IEC 27001 Surveillance Audit, Strengthening Commitment to Quality and Security
- Baya Systems Awarded Globally Recognized ISO 9001:2015 Certification for Quality Management by TÜV Rheinland
- Si2 Announces Creation of the Si2 LLM Benchmarking Coalition
- Qualitas Semiconductor Signs Licensing Agreement with Chinese SoC Company for DSI-2 Controller and MIPI PHY IP