eASIC Enables Nexus Chips to Reduce Power Consumption by 80% Over FPGAs
SANTA CLARA, Calif.-- July 09, 2008
-- eASIC Corporation, a provider of zero mask-charge ASIC devices, today announced that Nexus Chips, a leading Korean provider of graphics acceleration solutions, has leveraged eASIC’s Nextreme zero mask-charge ASIC in its latest 3D graphics acceleration system. By using Nextreme, Nexus Chips was able to obtain twice the performance while reducing power consumption by 80% compared to the FPGA that was previously being used.
Nexus Chips leading edge graphic acceleration devices are targeted at 3D gaming applications for cellular phones and mobile instruments. Nextreme’s fast logic fabric and dedicated memories were ideal for implementing fast video datapaths required in Nexus Chips’ latest acceleration system.
“We are very impressed with the benefits that Nextreme zero mask-charge ASICs bring us,” said Douglas (Doug-Myoung) Lee, CTO of Nexus Chips. “Our customers simply do not like to see solutions with FPGAs because they are power hungry and lack the performance required for our applications. eASIC’s zero-mask charge, fast turnaround ASICs provide us the flexibility and rapid time-to-market of FPGAs, but with significantly higher performance, lower cost and lower power per device.”
“We see many designers wanting to use our Nextreme devices because they provide a greener, lower power alternative to FPGAs. Nextreme devices replace millions of SRAM cells used for interconnect in FPGAs with a single via layer interconnect to dramatically reduce the die size and power consumption,” said Jasbinder Bhoot, eASIC’s Senior Director of Marketing. “Today’s high resolution, high frame-rate video applications demand solutions that excel in both performance and lower power trajectories.”
About eASIC
eASIC is a fabless semiconductor company offering breakthrough zero mask-charge ASIC devices aimed at dramatically reducing the overall cost and time-to-production of customized semiconductor devices. Low-cost, high-performance and fast-turn ASIC and System-on-Chip designs are enabled through patented technology utilizing Via-layer customizable routing. This innovative fabric allows eASIC to offer ASICs with no mask-charges and no minimum order quantity.
Privately held eASIC Corporation is headquartered in Santa Clara, California. Investors include Khosla Ventures, Kleiner Perkins Caufield and Byers (KPCB), Crescendo Ventures, Advanced Equities Incorporated and Evergreen Partners. For more information, please visit www.eASIC.com
Related Semiconductor IP
- Simulation VIP for Ethernet UEC
- CAN-FD Controller
- Bluetooth® Low Energy 6.2 PHY IP with Channel Sounding
- Simulation VIP for UALink
- General use, integer-N 4GHz Hybrid Phase Locked Loop on TSMC 28HPC
Related News
- eASIC and INNOTECH Form Strategic Partnership for Distribution of Programmable ASIC Products in Japan
- eASIC Selects Fujitsu as Foundry Supplier for 90nm Structured ASIC
- eASIC Names Kaushik Banerjee Vice President of Engineering
- eASIC Expands in Europe by Adding New Channel Partners
Latest News
- Quintauris releases RT-Europa, the first RISC-V Real-Time Platform for Automotive
- PQShield's PQCryptoLib-Core v1.0.2 Achieves CAVP Certification for a broad set of classical and post-quantum algorithms
- M31 Debuts at ICCAD 2025, Empowering the Next Generation of AI Chips with High-Performance, Low-Power IP
- Perceptia Begins Port of pPLL03 to Samsung 14nm Process Technology
- Spectral Design and Test Inc. and BAE Systems Announce Collaboration in RHBD Memory IP Development