CSEM and MIFS demonstrate world-record lows in energy consumption for a microcontroller
Say goodbye to batteries
Neuchatel -- June 19, 2019 -- Combining CSEM’s ultra-low-power ASIC design experience with the Extreme-Low Power (ELP) DDC technology from MIFS enables new world records in power consumption. A complete process design kit, along with a range of mixed-signal silicon IPs, is now available.
The phenomenal growth of the Internet of Things and wearable technologies, combined with edge processing, is placing ever-greater demands on low-power electronics. Smart dust and unobtrusive wearables require tiny batteries or even self-powering, harvesting energy from their surroundings.
0.5V design ecosystem
CSEM, a leader in ultra-low-power ASIC design, and Mie Fujitsu Semiconductor (MIFS), a leading wafer foundry, have joined forces to develop a near-threshold 0.5V ecosystem; since energy scales with the square of the supply voltage, huge reductions in energy consumption can be achieved for similar performance. MIFS’ Deeply Depleted Channel (DDC) technology is perfectly adapted to low-power applications, while its immunity to random dopant fluctuations makes it suitable for low-voltage operation. Low-voltage operation, however, is still subject to process and temperature and other variations. To overcome the impact from these variations CSEM and MIFS applied a variety of design techniques and implemented Body-bias-based Adaptive Dynamic Frequency Scaling (ADVbbFS) as one of the key IPs.
A 32-bit RISC microcontroller designed in C55DDC was presented recently at IEEE CICC in Austin, TX, demonstrating only 2.5uW/MHz—a new world record in a 55nm CMOS process.
For Keizaburo Yoshie, Senior Vice-President, MIFS, “Combining CSEM’s ULP design experience with MIFS’ DDC process technology helps realize IOT chip designs that are unbeatable in energy efficiency.” AlainSerge Porret, CSEM’s Vice-President, Integrated & Wireless Systems, says, “Low-voltage design is essential for the next generation of IOT devices; we were delighted to team up with MIFS to make this dream a reality.”
Ready for design integration
A complete design ecosystem is now available, including a process design kit (PDK) with all libraries and key analogue IP blocks.
You can meet CSEM and MIFS at the Sensors Expo, 26‒27 June in San Jose, IoT & Wireless Pavilion, Booth #1045.
About CSEM
CSEM—technologies that make the difference CSEM, founded in 1984, is a Swiss research and development center specializing in microtechnology, nanotechnology, microelectronics, system engineering, photovoltaics, and communications technologies. Around 450 highly qualified specialists from various scientific and technical disciplines work for CSEM in Neuchâtel, Zurich, Muttenz, Alpnach, and Landquart.
Further information is available at www.csem.ch
Related Semiconductor IP
- DDR5 MRDIMM PHY and Controller
- RVA23, Multi-cluster, Hypervisor and Android
- HBM4E PHY and controller
- 64 bit RISC-V Multicore Processor with 2048-bit VLEN and AMM
- NPU IP Core for Mobile
Related News
- RF Engines Launches ChannelCore64 - achieving 64 reconfigurable DDC channels in one FPGA
- Pentek Adds DDC and Interpolation Filter IP Cores to its Dual Digital Transceiver Module, Greatly Boosting Bandwidth Range
- Pentek's New Digital Transceiver with Multiband DDC Core and Interpolation Filter Supports all Communication Bandwidths
- Sital Announces the Release of OCTAVA, a family of DDC MiniACE Compatible Devices
Latest News
- True Circuits Introduces the Low-jitter Digital Ultra+ PLL at the Design Automation Conference
- Launch of BrainChip Developer Hub Accelerates Event-Based AI Innovation on Akida™ Platform with Release of MetaTF 2.13
- Agnisys Ignites DAC 2025 with IDesignSpec Suite v9, IDS-FPGA Launch, AI² and IDS-Integrate Enhancements.
- CAST Launches Multi-Channel DMA IP Core Ideal for Streaming Applications
- ZeroRISC Gets $10 Million Funding, Says Open-Source Silicon Security ‘Inevitable’