CEVA and ARM Partner to Enhance Development Support of CEVA DSP + ARM Multiprocessor SoCs
Support for CEVA DSPs in ARM CoreSight debug and trace solution significantly reduces cost of debug and time-to-market for multiprocessor SoCs
SAN JOSE, Calif. -- June 4, 2008 -- CEVA, Inc. (NASDAQ: CEVA); (LSE: CVA), a leading licensor of silicon intellectual property (SIP) platform solutions and DSP cores, today announced it has partnered with ARM (LSE: ARM); (NASDAQ: ARMH) to enable real-time trace support for CEVA DSP cores in ARM® CoreSight™ technology for the development of multiprocessor system-on-chip (SoC) solutions. The enhanced support will enable the growing number of customers deploying CEVA DSP + ARM processor-based SoCs to benefit from full system visibility when using ARM Embedded Trace Macrocell™ (ETM) technology-enabled processors, simplifying the debug process and ensuring faster time-to-market.
Many of today's complex SoCs for wireless and mobile multimedia applications adopt a multiprocessor architecture to deliver the optimal performance and extensive feature-sets demanded. Such a multiprocessor approach usually means more complex debug of the complete application. With the introduction of CEVA's Real-Time Trace module, mutual customers can gather traces of software execution on the CEVA DSP cores using ARM ETM technology, ensuring better overall system development and performance.
CEVA chose to adopt the proven technology of the ARM ETM technology and design the DSP to interface directly with it. The CEVA DSP ETM-technology-based interface adapts the unique DSP data and program access characteristics such as dual data bus interfaces and multi predicated program execution to the ETM interface to achieve full DSP visibility with a minimal amount of added logic. CEVA added additional filtering logic to make sure the high data throughput of a typical DSP application will not overflow ETM data traffic. Simultaneous tracing of ARM and CEVA DSP processors can be collected via the CoreSight Trace Funnel through a single trace port.
"At ARM, we strive to ensure our customers have the most extensive development ecosystem for their designs and by extending our support to include CEVA's DSP cores, we are significantly enhancing the development process for multicore and multiprocessor SoCs," said John Cornish, general manager, System Design Division, ARM. "The CoreSight Embedded Trace Macrocell technology will give mutual customers of CEVA and ARM faster and easier real-time debug of SoCs for wireless and mobile multimedia applications."
"For the development of today's complex SoCs, the 'cost of debug' is a significant factor in the process of bringing a product to market on time," said Eyal Ben-Avraham, vice president of strategic accounts and partners, CEVA. "The addition of real-time trace support to the CEVA DSP cores enables it to work with ARM's Embedded Trace Macrocell technology and further strengthens the comprehensive multiprocessor support embedded into our subsystems and application solutions for both hardware and software, simplifying the debug process."
ARM's CoreSight technology provides the most complete debug and trace solution for the entire system-on-chip (SoC). It makes ARM processor-based SoCs the easiest to debug and thus speeds development of higher quality products. CoreSight technology builds on the ARM Embedded Trace Macrocell (ETM) products, which are widely licensed and supported by the ARM RealView® development tools and more than 20 other leading tool vendors.
About CEVA, Inc.
Headquartered in San Jose, Calif., CEVA is a leading licensor of silicon intellectual property (SIP) DSP Cores and platform solutions for the mobile handset, consumer electronics and storage markets. CEVA's IP portfolio includes comprehensive solutions for multimedia, audio, voice over packet (VoP), Bluetooth and Serial ATA (SATA), and a wide range of programmable DSP cores and subsystems with different price/performance metrics serving multiple markets. In 2007, CEVA's IP was shipped in over 225 million devices. For more information, visit http://www.ceva-dsp.com/
Related Semiconductor IP
- 5G-NTN Modem IP for Satellite User Terminals
- 14-bit 12.5MSPS SAR ADC - Tower 65nm
- 5G-Advanced Modem IP for Edge and IoT Applications
- TSN Ethernet Endpoint Controller 10Gbps
- 13ns High-Speed Comparator with no Hysteresis
Related News
- Ceva Collaborates with Arm and SynaXG to Redefine Energy Efficient 5G NR Processing for Sustainable LEO Satellites and 5G-Advanced Wireless Infrastructure
- CEVA Expands Sensor Fusion Product Line with New Sensor Hub MCU for High Precision Motion Tracking and Orientation Detection
- CEVA Extends its RivieraWaves UWB IP to Support CCC's Digital Key 3.0 Standard for Keyless Access to Vehicles
- Flex Logix and CEVA Announce First Working Silicon of a DSP with Embedded FPGA to Allow a Flexible/Changeable ISA
Latest News
- IPrium releases LunaNet AFS LDPC Encoder and Decoder for Lunar Navigation Satellite Systems
- Quintauris Introduces Altair: The Unified RISC-V Profile for Embedded Systems
- IAR accelerates SDV development with Infineon DRIVECORE bundles and AURIX™ RISC-V Debug capabilities
- Ceva Launches PentaG-NTN™ 5G Advanced Modem IP, Enabling Satellite-Native Innovators to Rapidly Deploy Differentiated LEO User Terminals
- Faraday Broadens IP Offerings on UMC’s 14nm Process for Edge AI and Consumer Markets