Cadence Announces TripleCheck IP Validator for Faster IP Compliance Testing
New Addition to VIP Catalog Gives Developers Fast, Reliable IP Verification
SAN JOSE, CA, Apr 30, 2012 -- Cadence Design Systems, Inc., a leader in global electronic design innovation, today announced TripleCheck IP Validator, a new addition to the Cadence Verification IP (VIP) Catalog that simplifies and accelerates compliance testing of interface design IP. The expanding Cadence VIP Catalog is helping leading system and semiconductor companies quickly and thoroughly verify their implementations of standard interfaces, such as PCI Express 3.0.
"PCI-SIG(R) is the industry leading organization responsible for development and management of the PCI Express specification," said Al Yanes, president and chairman, PCI-SIG. "We are delighted that Cadence continues to advance the PCI Express 3.0 specification with their innovative verification IP products and methodologies."
3rd Generation Solution The growing complexity of standard interfaces, typified by high speed interconnects such as the PCI Express 3.0 standard and cache coherent SoC fabrics such as AMBA 4 AXI(TM) Coherency Extensions (ACE(TM)), make them increasingly difficult to verify. TripleCheck IP Validator addresses this issue by building on the earlier generations of Cadence compliance solutions: PureSuite and Compliance Management System (CMS). TripleCheck combines features of both solutions plus significant new capabilities.
"Feedback from hundreds of users over several years was used to shape TripleCheck," said Erik Panu, vice president of research and development for Verification IP, System and Software Realization Group, Cadence. "Customers wanted the extensive directed tests that PureSuite provided, plus the constrained-random testing approach of CMS and its innovative vPlan, an interactive verification specification that correlates coverage from regression runs to the protocol specification, all based on the Universal Verification Methodology (UVM)."
Availability and Compatibility
IP Validator is currently available for PCIe Gen 3, and Cadence has support for several additional protocols in development for release later this year. Its test suite supports all major logic simulators, and it provides a simulator-independent native SystemVerilog and/or e coverage database that supports both leading test bench languages.
About Cadence
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available at www.cadence.com .
Related Semiconductor IP
- PCI Express PHY
- Multi-Channel Flex DMA IP Core for PCI Express
- PCIe - PCI Express Controller
- PCI Express PIPE PHY Transceiver
- Scalable Switch Intel® FPGA IP for PCI Express
Related News
- Cadence Expands Design IP Portfolio Optimized for Intel 18A and Intel 18A-P Technologies, Advancing AI, HPC and Mobility Applications
- Cadence Introduces Industry-First LPDDR6/5X 14.4Gbps Memory IP to Power Next-Generation AI Infrastructure
- Cadence Completes Acquisition of Arm Artisan Foundation IP Business
- Cadence Partners with TSMC to Power Next-Generation Innovations Using AI Flows and IP for TSMC Advanced Nodes and 3DFabric
Latest News
- Redefining the Edge AI Developer Experience on Arm with New ExecuTorch 1.0 GA Release
- RED Semiconductor Launches Ordo1 to Accelerate Edge AI Innovation
- Semidynamics Inferencing Tools Accelerate AI App Deployment on Cervell NPU
- Baya Systems Named Andes Technology's 2025 Partner of the Year
- Arteris and Alibaba DAMO Academy Extend Partnership to Accelerate High-Performance RISC-V SoC Designs