Ashling Microsystems extends debug support to cater for HiPerSmart, the recently announced 32-bit smart computing platform from Philips Semiconductors
Ashling Microsystems extends debug support to cater for HiPerSmart, the recently announced 32-bit smart computing platform from Philips Semiconductors.
Limerick, Janurary 17, 2001- Ashling Microsystems Limited, in co-operation with Philips Semiconductors, announce debug support for the new 32-bit HiPerSmart computing platform from Philips Semiconductors. HiPerSmart is based on the SmartMIPSTM architecture from MIPS Technology International, and offers enhanced memory and security features for high volume multi-application cards for banking, e-business and 3G wireless applications.
Ashling will provide a complete development environment for the HiPerSmart family, offering an integrated hardware and software package, consisting of an IDE, Compiler, Debugger, Simulator and Hardware Emulators supporting both Run-time Control and Real-Time Trace. The development environment will be available in Q2 of 2002.
About Ashling Microsystems:
Ashling Microsystems Limited (founded in 1985) designs and manufactures Microprocessor Development Systems, Smart Card Development Tools, Source Level Debug Systems and Software Quality Assurance Tools. Ashling headquarters are in Limerick, Ireland. The company has wholly owned sales and technical support subsidiaries in the United Kingdom, France, the USA and distributors throughout the world.
Product Information Contact:
Margaret Nolan
Ashling Microsystems
National Technological Park
Limerick
IrelandTel: +353-61-334466
Fax: +353-61-334477
Email: Margaret.Nolan@ashling.com
Editorial Contact:
Jan Beekman
Ashling Microsystems
National Technological Park
Limerick
IrelandTel: +353-61-334466
Fax: +353-61-334477
Email: jan.beekman@ashling.com
Related Semiconductor IP
- USB 20Gbps Device Controller
- Ultra-High-Speed Time-Interleaved 7-bit 64GSPS ADC on 3nm
- Fault Tolerant DDR2/DDR3/DDR4 Memory controller
- 25MHz to 4.0GHz Fractional-N RC PLL Synthesizer on TSMC 3nm N3P
- AGILEX 7 R-Tile Gen5 NVMe Host IP
Related News
- Ashling Microsystems Announces New High Performance Debug and Trace Probe for ARM devices
- Ashling Announces RiscFree™ Debug and Trace Support for Tenstorrent TT-Ascalon™ RISC-V CPUs
- Philips Semiconductors extends smart card IC portfolio with HiPerSmart, a powerful 32-bit smart computing platform
- MIPS Technologies and TSMC form strategic alliance to deliver "hard" versions of MIPS 32 and 64 Bit Processor Cores
Latest News
- BrainChip Expands Global Reach, Announces Akida Boards and AI Development Kits Available at DigiKey
- Qualitas Semiconductor Successfully Demonstrates Live UCIe PHY IP at AI Infra Summit 2025
- Silicon Creations Announces 1000th Production FinFET Tapeout at TSMC and Immediate Availability of Full IP Library on TSMC N2 Technology
- Intel and NVIDIA to Jointly Develop AI Infrastructure and Personal Computing Products
- Comcores MACsec IP is compliant with the OPEN Alliance Standard