USB-C 3.1 SS/SSP PHY, Type-C - TSMC N5A 1.2V, North/South Poly Orientation for Automotive AEC-Q100 Grade 2

Overview

The USB 3.1 PHY IP provides designers with the industry's best combination of low area and low power with support for the leading process technologies to 5nm. Both the USB-C 3.1 and USB 3.1 PHYs use a single efficient GDSII design that supports the SuperSpeedPlus (10 Gbps) and SuperSpeed (5 Gbps) speed modes. To maximize battery life in mobile applications, the DesignWare USB-C/USB 3.1 PHYs are designed to minimize power consumption and standby current. In addition, the DesignWare USB-C 3.1 femtoPHY is optimized to support the USB Type-C connectivity specification.

The USB IP is the most certified USB IP solution in the industry. With over 3,000 design wins and approximately three billion silicon-proven units shipped, the vendor's complete USB IP solution, consisting of digital controllers, PHYs, verification IP, IP Prototyping Kits and IP software development kits, enables designers to lower integration risk and speed time-to-market.

Key Features

  • Part of a complete IP solution including xHCI host and device controllers, PHYs, verification IP, 1 IP Prototyping Kits and IP software development kits
  • Designed for advanced 1.8V CMOS planar bulk and FinFET process nodes
  • USB-C 3.1 PHY IP supports USB Type-C specification
  • Supports the SuperSpeedPlus (10 Gbps) and SuperSpeed (5 Gbps) speed modes
  • Integrated PHY includes transmitter, receiver, PLL, digital core, and ESD
  • Design minimizes area and power

Block Diagram

USB-C 3.1 SS/SSP PHY, Type-C - TSMC N5A 1.2V, North/South Poly Orientation for Automotive AEC-Q100 Grade 2 Block Diagram

Technical Specifications

Foundry, Node
TSMC N5A 1.2V, North/South Poly Orientation for Automotive AEC-Q100 Grade 2
TSMC
Pre-Silicon: 5nm
×
Semiconductor IP