USB 3.1 Type-C PHY IP, Silicon Proven in SMIC 12SF++
Overview
A high performance, high-speed SERDES IP known as USB3.1Type-C PHY was created for semiconductors that allow high bandwidth data transfers while using less power. A specific design for USB 3.1 type-C applications is the USB 3.1Type-C PHY IP. A separate PCS can be provided in addition to the USB 3.1 Type C PHY IP to complete the functionality of various applications, including elastic buffer, scramble/de-scramble, data encoding/decoding, PRBS generation/checking, registers control, and testing. Depending on the customer's request, PCS is offered as either a hard macro or a soft macro. The PCS standard will also be made accessible independently. A test bench created in Verilog HDL is used to validate PHY functionality by the NC-Verilog simulation program.
Key Features
- Support half rate mode (5Gbps) and full rate mode (10Gbps)
- Tolerate max +/-7000ppm input frequency offset
- 32bit/40bit selectable parallel data bus
- Programmable transmit amplitude
- 3 taps/2 taps selectable FFE
- Receiver CTLE and One-tap perspective DFE
- Build in self-test with PRBS7/31 pattern generation and checker for production test
- Integrated on-die termination resistors
- Support receiver detection
- Support LFPS signal generation and detection
- Support Spread Spectrum clock generation and receiving
- Flexible reference clock frequency
- Do not need any external component
- ESD: HBM/MM/CDM/Latch Up2000V/200V/500V/100mA
- Metal Layer:M1~M7+RDL
- Core Voltage: 1.1V
- IO Voltage: 3.3V
- Silicon Proven in SMIC 12SF++
Block Diagram
Deliverables
- GDSII & layer map
- Place-Route views (.LEF)
- Liberty library (.lib)
- Verilog behavior model
- Netlist & SDF timing
- Layout guidelines, application notes
- LVS/DRC verification reports
- Test patterns and Test Documentation
Technical Specifications
Maturity
In Production
Availability
Immediate
Related IPs
- USB 3.1 Type-C PHY IP, Silicon Proven in SMIC 14SF+
- USB 3.1 Type-C PHY IP, Silicon Proven in SMIC 55LL
- USB 3.0/ PCIe 2.0/ SATA 3.0 Combo PHY IP, Silicon Proven in SMIC 12SF++
- USB 3.1 Type-C PHY IP, Silicon Proven in TSMC 55ULP
- DDR3/ DDR3L Combo PHY IP - 1600Mbps (Silicon Proven in UMC 40LP)
- DDR4/ LPDDR4/ DDR3L PHY IP - 3200Mbps (Silicon Proven in TSMC 12FFC)