UMC L28HPCLVT 28nm Multi Phase DLL - 220MHz-1100MHz
Overview
The Multi Phase DLL is designed for high-speed interface applications. The DLL generates precise multi-phase clocks directly from the reference clock. It delivers optimal jitter performance over a wide frequency range. The analog delay-line architecture used in our DLL design is internally isolated from supply noise for very low output jitter. The analog delay line also provides duty cyle correction.
Key Features
- Designed for high-speed interface applications.
- Generates precise multi-phase clocks directly from the reference clock.
- Delivers optimal jitter performance over a wide frequency range.
Deliverables
- GDSII (100% DRC and LVS clean)- LVS Spice netlist- Verilog model- Synopsys synthesis model- LEF for clock generator PLL- User Guidelines including:
- integration guidelines,
- layout guidelines,
- testability guidelines,
- packaging guidelines,
- board-level guidelines
Technical Specifications
Foundry, Node
UMC L28HPCLVT
UMC
Pre-Silicon:
28nm
Related IPs
- UMC L28HPCLVT 28nm Multi Phase DLL - 220MHz-1100MHz
- UMC L28HPC+LVT 28nm Multi Phase DLL - 900MHz-4500MHz
- UMC L28HPC+LVT 28nm Multi Phase DLL - 450MHz-2250MHz
- UMC L28HPC+LVT 28nm Multi Phase DLL - 225MHz-1125MHz
- UMC L28HPCLVT 28nm Multi Phase DLL - 880MHz-4400MHz
- UMC L28HPCLVT 28nm Multi Phase DLL - 440MHz-2200MHz