UMC 0.5um Logic process standard asynchronous low density low power two port (1R1W) SRAM memory compiler.
Overview
UMC 0.5um Logic process standard asynchronous low density low power two port (1R1W) SRAM memory compiler.
Technical Specifications
Short description
UMC 0.5um Logic process standard asynchronous low density low power two port (1R1W) SRAM memory compiler.
Vendor
Vendor Name
Foundry, Node
UMC 0.5um Logic/Mixed_Mode Generic
Related IPs
- Low Power Memory Compiler - Single Port SRAM - GF 22nm FDX
- Single Port SRAM Compiler IP, UMC 65nm SP process
- Low Power Memory Compiler - 1-Port Register File Compiler - GF 22nm FDX
- Single Port SRAM compiler - Memory optimized for ultra low power and high density - Dual Voltage - compiler range up to 512 k
- Single Port SRAM compiler - Memory optimized for ultra low power and high density - Dual Voltage - compiler range up to 512 k
- Single Port SRAM compiler - Memory optimized for ultra high density and high speed - Dual Voltage - compiler range up to 640 k