TSMC CLN3PLVT 3nm Multi Phase DLL - 600MHz-3000MHz
Overview
The Multi Phase DLL is designed for high-speed interface applications. The DLL generates precise multi-phase clocks directly from the reference clock. It delivers optimal jitter performance over a wide frequency range. The analog delay-line architecture used in our DLL design is internally isolated from supply noise for very low output jitter. The analog delay line also provides duty cyle correction.
Key Features
- Designed for high-speed interface applications.
- Generates precise multi-phase clocks directly from the reference clock.
- Delivers optimal jitter performance over a wide frequency range.
Deliverables
- GDSII (100% DRC and LVS clean)- LVS Spice netlist- Verilog model- Synopsys synthesis model- LEF for clock generator PLL- User Guidelines including:
- integration guidelines,
- layout guidelines,
- testability guidelines,
- packaging guidelines,
- board-level guidelines
Technical Specifications
Foundry, Node
TSMC CLN3PLVT
TSMC
Pre-Silicon:
3nm
Related IPs
- TSMC CLN3PLVT 3nm Multi Phase DLL - 1200MHz-6000MHz
- TSMC CLN3PLVT 3nm Multi Phase DLL - 300MHz-1500MHz
- TSMC CLN3P 3nm Multi Phase DLL - 800MHz-4000MHz
- TSMC CLN3P 3nm Multi Phase DLL - 400MHz-2000MHz
- TSMC CLN3P 3nm Multi Phase DLL - 200MHz-1000MHz
- TSMC CLN3PLVT 3nm Clock Generator PLL - 600MHz-3000MHz