The eSi-SP-FP-Square-Root IP core implements single-precision (32-bit), IEEE 754 compliant, floating-point square root operations.
Single precision, IEEE 754, floating point square root
Overview
Key Features
- Single-precision (32-bit) floating point square root.
- IEEE compliant.
- Full support for infinities, NaNs and denormals.
- Rounding is to the nearest even number.
- Status flags indicating invalid and inexact.
- Configurable number of pipeline stages.
- Supports one operation per cycle.
Deliverables
- Verilog RTL
- Testbench
- Simulation and synthesis scripts
- Documentation
Technical Specifications
Maturity
Silicon proven in multiple products
Availability
Immediate
Related IPs
- Single precision, IEEE 754, floating point adder
- Single precision, IEEE 754, floating point multiplier
- Single precision, IEEE 754, floating point divider
- Single precision, IEEE 754, floating point to integer conversion
- Single precision, IEEE 754, integer to floating point conversion
- Half precision, IEEE 754, floating point fused multiply add