Single precision, IEEE 754, floating point square root

Overview

The eSi-SP-FP-Square-Root IP core implements single-precision (32-bit), IEEE 754 compliant, floating-point square root operations.

Key Features

  • Single-precision (32-bit) floating point square root.
  • IEEE compliant.
  • Full support for infinities, NaNs and denormals.
  • Rounding is to the nearest even number.
  • Status flags indicating invalid and inexact.
  • Configurable number of pipeline stages.
  • Supports one operation per cycle.

Deliverables

  • Verilog RTL
  • Testbench
  • Simulation and synthesis scripts
  • Documentation

Technical Specifications

Maturity
Silicon proven in multiple products
Availability
Immediate
×
Semiconductor IP