PCIe 2.0 Serdes PHY IP, Silicon Proven in TSMC 12FFC

Overview

A wide variety of PCIe 2.0 Base applications are available with PCIe 2.0 transceiver IP. It adheres to the PIPE 3.0 standard. In order to enable PCIe 2.0 traffic at 5Gbps and be backward compatible with PCIe 1.0 data rate at 2.5Gbps, this IP includes highspeed mixed signal circuits. It is designed to consume less power and have a small die area. The PCIe 2.0 IP may satisfy the needs for various channel circumstances since it supports both TX and RX equalization approaches.

Key Features

  • Compatible with PCIe base Specification
  • Full compatible with PIPE3.0 interface specification
  • Independent channel power down control
  • Implemented Receiver equalization Adaptive-CTLE to compensate insertion loss
  • Support 16-bit/32bit parallel interface
  • Support for PCIe gen1(2.5Gbps) and PCIe gen2(5.0Gbps)
  • Support flexible reference clock frequency
  • Support 100MHz differential reference clock input or output (with SSC optionally) in PCIe Mode
  • Support Spread-Spectrum clock (SSC) generation and receiving from -5000ppm to 0ppm
  • Support programmable transmit amplitude and Deemphasis
  • Support TX detect RX function in PCIe Mode
  • Support Beacon signal generation and detection in
  • Production test support is optimized through high coverage at-speed BIST and loopback
  • Integrated on-die termination resistors and IO Pads/Bumps
  • Embedded Primary & Secondary ESD Protection
  • ESD: HBM/MM/CDM/Latch Up 2000V/200V/500V/100mA
  • Silicon Proven in TSMC 12nm FFC

Block Diagram

PCIe 2.0 Serdes PHY IP, Silicon Proven in TSMC 12FFC Block Diagram

Deliverables

  • GDSII & layer map
  • Place-Route view (.LEF)
  • Liberty library (.lib)
  • Verilog behaviour model
  • Netlist & SDF timing
  • Layout guidelines, application notes
  • LVS/DRC verification reports

Technical Specifications

Maturity
In Production
Availability
Immediate
×
Semiconductor IP