ONFI I/O is a non-volatile memory interface technology with high bandwidth capabilities, mainly developed for flash storage applications. M31 provides a silicon-proven ONFI I/O in a variety of process nodes, which complies with international Open NAND Flash Interface specification, providing on-die termination (ODT) and supporting ZQ impedance calibration, and can be customized based on customer specifications. The ONFI 6.0, ONFI 5.1, and ONFI 5.0 I/O IP have been silicon-proven at advanced FinFet nodes. In addition, M31 also provides solutions for signal integrity (SI) issues such as FFE and DFE.
ONFI IO v4.0, 800MT/s, UMC 28HPC+, 1.8V, N/S orientation, H&V cell
Overview
Key Features
- Supports ONFI 6.0(4.8Gbps), ONFI 5.1(3.6Gbps), ONFI 5.0(2.4Gbps), ONFI 4.1(1.2Gbps), ONFI 4.0(800Mbps) & ONFI 3.2(533Mbps)
- Power-sequence free
- Provides multi-driving-strength selection
- Provides CTT mode and LTT mode
- Provides two receivers (Schmitt trigger and LVCMOS receiver) in a cell, which can be selected by the register.
- Provides ODT (On-Die Termination)
- Provides ZQ Calibration
Block Diagram
Technical Specifications
Foundry, Node
UMC 28HPC+
UMC
Pre-Silicon:
28nm
Related IPs
- ONFI IO v4.0, 800MT/s, TSMC 28HPC+, 1.8V, N/S orientation, H&V cell
- ONFI IO v3.2, 533MT/s, UMC 28HPC+, 1.8V, N/S orientation, H&V cell
- ONFI IO v4.1, 1.2T/s, UMC 22ULL, 1.8V, N/S orientation, H&V cell
- ONFI IO v4.1, 1.2GT/s, TSMC 22ULP, 1.8V, N/S orientation, H&V cell
- ONFI IO v5.0, 2.4GT/s, TSMC 12FFC, 1.2V, N/S orientation, H&V cell
- ONFI IO v4.1, 1.2GT/s, TSMC 12FFC, 1.2V/1.8V, N/S orientation, H&V cell