NVDIMM-P Synthesizable Transactor provides a smart way to verify the NVDIMM-P component of a SOC or a ASIC in Emulator or FPGA platform. The SmartDV's NVDIMM-P Synthesizable Transactor is fully compliant with standard NVDIMM-P Specification and provides the following features.
NVDIMM-P Synthesizable Transactor
Overview
Key Features
- Supports 100% of NVDIMM-P protocol standard NVDIMM-P specifications
- Supports all the NVDIMM-P commands as per the specs
- Supports all mode registers programming
- Supports programmable burst lengths
- Supports extend command sets
- Supports non-deterministic read/write latency support
- Supports RAS support
- Checks for following:
- Check-points include power on, initialization and power off rules
- State based rules, active command rules
- Read/Write command rules etc
- All timing violations
- Support all types of timing and protocol violation detection
- Models, detects and notifies the test bench of significant events such as transactions, warnings, timing and protocol violations
Benefits
- Compatible with testbench writing using SmartDV's VIP
- All UVM sequences/testcases written with VIP can be reused
- Runs in every major emulators environment
- Runs in custom FPGA platforms
Block Diagram

Deliverables
- Synthesizable transactors
- Complete regression suite containing all the NVDIMM-P testcases
- Examples showing how to connect various components, and usage of Synthesizable Transactor
- Detailed documentation of all DPI, class, task and function's used in verification env
- Documentation contains User's Guide and Release notes