LPDDR5/4x/4 PHY IP for Samsung 14LPU

Overview

OPENEDGES, the memory system IP provider, including DDR memory controller, DDR PHY, on-chip interconnect, and NPU IP together as an integrated solution or independent IP. They are tightly combined to bring synergy for high performance and low latency. OPENEDGES' integrated IP solutions are market and silicon-proven, featuring advanced architectures and proprietary technologies that enable customers to shorten their design and verification processes.

The ORBIT Memory system consists of interconnect, memory controller, and PHY IPs that work in unison to create maximum system synergies. The ORBIT DDR PHY (OPHY) features a state-of-art mixed-signal architecture that addresses the challenges of DRAm integration in high-performance and low-power environments. This architecture enables OPHYs to overcome issues with long-term impedance drift and clock phase drift, allowing impedance and clock phase updates without interruption of data traffic. Programmable timing at the OPHY boundary combines flexibility with analog precision, resulting in low read/write latency between the ORBIT Memory Controller (OMC) and the DRAM.

OPHYs are designed with subsystem and system-level considerations in mind. Built-in power management logic and advanced PLL design allow aggressive power state management and optimal system power usage. Tight integration with the ORBIT Memory System enables ActiveQoS bandwidth and latency control for maximum performance of the SoC memory subsystem. At the system level, OPHYs have been designed to minimize package substrate layer and PCB layer requirements, enabling usage in cost-sensitive applications and application processors.

Key Features

  • Compliant with JEDEC standards for LPDDR5/4x/4 with PHY standards
  • DFI 5.0 Interface Compliant
  • Supports 1,2, or 4 ranks
  • Multiple frequency states
  • PHY independent training and calibration
    • Firmware based training
    • Hardware or Firmware based retraining
    • Proprietary microcontroller with custom ISA
  • Multiple DFICLK: CK ratios and DFICLK:CK: WCK ratio
  • Tx and Rx channel equalization
  • Voltage and temperature tracking of timing and impedance control circuit
  • Flexible floor planning/bump mapping

Benefits

  • Configurability with Flexible Applications
  • Cost-effective with minimal package substrate/PCB layer requirements
  • High Performance
    • Firmware-based training / ultra-fast fractional training
    • Fast switching between FSPs
    • Programmable PHY boundary timing providing low read/write latency
  • Maximize capacity with channel equalization at the multi rank
  • Low Power scheme using power-saving mode and multiple voltage domains

Block Diagram

LPDDR5/4x/4 PHY IP for Samsung 14LPU Block Diagram

Applications

  • Consumer edge devices
  • Digital set-top-boxes
  • TVs
  • SSD controllers
  • Application processors

Deliverables

  • Hard & Soft IP
    • GDSII, LEF, LVS, timing models, etc.
    • Verilog behavior models and encrypted RTL
    • Synthesis and STA constraints
    • Example test benches
  • Documentation
    • PHY Technical Reference Manual
    • Implementation, package, and PCB design guidelines
    • Test and characterization guidelines
    • Physical verification reports

Technical Specifications

Foundry, Node
Samsung 14nm
Maturity
Silicon Proven
Availability
Now
Samsung
Pre-Silicon: 14nm
×
Semiconductor IP