HSTL I/O Pad Set
Overview
The HSTL library includes the driver / receiver cells and a full complement of power and support cells for both single-ended and differential signaling. This pad set supports operation at 1.5V and 1.8V.
Key Features
- • Mode select – 1.5V or 1.8V operation
- • Single-ended and differential signaling
- • HSTL capability
- o Standard HSTL (1.5V) and expanded HSTL (1.8V)
- o Data transfer rate – up to 533 MHz (1066 MT/sec)
- • Inline CUP wire bond implementation
- • Power-up sequencing independent design with Power-on Control
- • Robust ESD Protection
- o 2KV ESD Human Body Model (HBM)
- ? Compliant with JEDEC specification JS-001-2012 (April 2012)
- o 200 V ESD Machine Model (MM)
- ? Compliant with JEDEC specification JESD22-A115C (November 2010)
- o 500 V ESD Charge Device Model (CDM)
- ? Compliant with JESD22-C101E (December 2009)
- • Latch-up Immunity
- o Compliant with JESD78D (November 2011)
- o Tested using I-Test criteria of ±100mA at maximum ambient temperature of +125°C.
Deliverables
- a. Physical abstract in LEF format (.lef)
- b. Timing models in Synopsys Liberty formats (.lib and .db)
- c. Calibre compatible LVS netlist in CDL format (.cdl)
- d. GDSII stream (.gds)
- e. Behavioral Verilog (.v)
- f. Layout Parasitic Extraction (LPE) SPICE netlist (.spice)
- g. Databook (.pdf)
- h. Library User Guide - ESD Guidelines (.pdf)
Technical Specifications
Foundry, Node
UMC 65nm
Maturity
Silicon Proven
Availability
Available Now
UMC
Silicon Proven:
65nm
LL