The Bitec HDMI 2.0b IP Core enables HDMI interconnectivity without the need for external HDMI ASSP devices. Supporting pixel clocks to 600Mhz, the IP core allows ULTRA HD designs while using minimal device i/o pin resources. The core can operate in 1-, 2- and 4.symbols per clock allowing for high pixel rates on low end FPGA devices.
Used in over 600 million devices, HDMI represents the most common interconnect standard for high definition video and audio.
The Bitec HDMI 2.0b IP Core enables HDMI interconnectivity in FPGA or ASIC devices. Supporting pixel clocks to 600Mhz, the IP core allows ULTRA HD designs while using minimal device i/o pin resources. The core can operate in 1-, 2- or 4-symbols per clock allowing for high pixel rates on low end device technologies.
Both Video and Audio is supported with added low-level access to Auxiliary data packets. This feature allows low level development and testing of HDMI interfaces. It also allows a more flexible interface to the latest 3D and 4K video formats and control packets.
The core provides convenient interfacing to 3rd party SERDES for rapid development of image processing systems. It is also designed to operate in parallel with the Bitec DP 1.2 IP Core to achieve DP++ compatibility.
The IP Core has been interoperability tested at various CEA HDMI Plugfest events and is fully Certified.
HDMI 2.0b IP Core
Overview
Key Features
- HDMI 2.0b and 1.4a Compatible
- 8,10,12 & 16 bit Deep-color support
- 1-,2- or 4- symbol/pixel per clock input/output
- Supports RGB, YCbCr Colorimetric Formats
- 2-, 8 and 32-channel Audio support
- 3D and MST Audio support
- Raw auxiliary data stream output & input
- Seamless interface to device transceiver
- Optional CEC 1.4 and 2.0 support
- Optional HDCP 1.4/2.3 support
- Receiver Features
- HDMI 2.0b and 1.4a Compatible
- 8,10,12 & 16 bit Deep-color support
- 1-, 2- or 4-symbol/pixel per clock input/output
- Supports RGB, YCbCr Colorimetric Formats
- 2-, 8 and 32-channel Audio support
- 3D and MST Audio support
- Raw auxiliary data stream output
- Seamless interface to device transceiver
- Compatible with DVI and Dual-Link DVI Standards
- Optional CEC 1.4 and 2.0 support
- Optional HDCP 1.4/2.3 support
- ASIC Version available
- Transmitter Features
- HDMI 2.0b and 1.4a Compatible
- 8,10,12 & 16 bit Deep-color support
- 1-, 2- or 4-symbol/pixel per clock input/output
- Supports RGB, YCbCr Colorimetric Formats
- 2-, 8 and 32-channel Audio support
- 3D and MST Audio support
- Raw auxiliary data stream input
- Seamless interface to device transceiver
- Compatible with DVI and Dual-Link DVI Standards
- Optional CEC 1.4 and 2.0 support
- Optional HDCP 1.4/2.3 support
- ASIC Version available
Technical Specifications
Related IPs
- Complete memory system supporting any combinations of SDR SDRAM, DDR, DDR2, Mobile SDR, FCRAM, Flash, EEPROM, SRAM and NAND Flash, all in one IP core
- BCH Encoder/Decoder IP Core
- DDR-I/II/III CONTROLLER IP CORE
- High-performance, low-power 2D composition IP core for embedded devices
- Vector Graphics IP core supporting OpenVG1.1 subset
- OpenGL® ES2.0 compatible 3D graphics IP core