Half precision, IEEE 754, floating point fused multiply add

Overview

The eSi-HP-FP-Fused-Multiply-Add IP core implements half-precision (16-bit), IEEE 754 compliant, floating-point fused multiply and add operations.

Key Features

  • Half-precision (16-bit) floating point fused multiply and add.
  • IEEE 754 compliant.
  • Full support for infinities, NaNs and denormals.
  • Rounding is to the nearest even number.
  • Status flags indicating invalid, overflow, underflow and inexact.
  • Optional pipeline registers.
  • Supports one operation per cycle.

Deliverables

  • Verilog RTL
  • Testbench
  • Simulation and synthesis scripts
  • Documentation

Technical Specifications

Maturity
Silicon proven in multiple products
Availability
Immediate
×
Semiconductor IP