H.264 HD DECODER - Supports 1080p60. 4:2:2. 10 Bits

Overview

VYUsync’s H.264 1080p60, 4:2:2, 10-bit Decoder Core is a highly optimized, high resolution decompression engine targeted primarily at FPGAs. The leading broadcast companies have incorporated VYUsync’s H.264 Decoder IP in their end products and more than 100,000 products have been shipped. It is well suited for various applications ranging from broadcast and professional video to high end consumer electronics.

The decoder design is fully autonomous and does not require any external processor to aid the decode operation. The IO interface comprises of an input FIFO and an output frame buffer. Decoded data can also be provided on a serial bus with embedded sync information. The Decoder requires DDR SDRAM to store reference pictures. The decoder solution is available either as a FPGA netlist or in source code format and can be customized to meet the requirements of the end users.

Key Features

  • Standard: H.264/MPEG-4 Part 10 (ISO/IEC 14496-10 & ITU-T H.264)
  • Profiles: Constrained Baseline, Main & High profiles
  • Video Resolutions: Up to 1920 x 1080
  • Frame Rate: Up to 60 fps
  • Bit rate: CABAC Bitrate: 40 Mbps. Scalable to 80 Mbps
  • CAVLC Bitrate: 80 Mbps. Scalable to 160 Mbps
  • Chroma Format: Monochrome, 4:2:0 & 4:2:2
  • Precision: Bit depths from 8 to 10
  • Input Format: Elementary or Transport stream
  • Output Format: Decoded pictures in frame buffer. Optional serial output
  • with embedded sync information
  • Latency: Ultra low latency of 10 ms
  • Codec Flavors: AVC – Ultra, H.264 4K, XAVC
  • FPGA: Xilinx Ultrascale, 7-Series and 6-Series FPGAs
  • Altera devices are also supported. Contact us for the information.

Benefits

  • Fully standards compliant - tested with ITU-T & other industry standard test suites
  • Robust error handling, resilience & concealment
  • Processes metadata related to closed captions, AFD & picture timing
  • Seamless switching between streams encoded with different settings including different resolutions, chroma formats and bit depths
  • Extensive options to customize the source code via use of parameters
  • Single chip solution with no processor requirement
  • Supports progressive and interlaced formats
  • Supports both CABAC and CAVLC Entropy coding
  • Easy to integrate and hence faster time-to-market

Block Diagram

H.264 HD DECODER - Supports 1080p60. 4:2:2. 10 Bits Block Diagram

Applications

  • Broadcast
  • Video Contribution & Distribution decoders
  • Multi-format digital receivers (IRDs)
  • Video Wall and Digital Signage
  • High End Consumer Electronics
  • Test & Measurement Equipment’s
  • Aerospace & defense
  • Medical

Deliverables

  • Source Code or Netlist
  • Simulation Model
  • Hardware Test Platform
  • Build Scripts
  • Test Reports
  • User Manual
  • Design Documentation
  • Constraint Files
  • Test Benches
  • Support for one year

Technical Specifications

Availability
Available
×
Semiconductor IP