FEC RS (255,251) core is compliant with standard HDMI 2.1/2.1a and Scalabale Low Voltage Signaling with Embedded Clock (SLVS_EC) Specification. Through its compatibility, it provides a simple interface to a wide range of low-cost devices. FEC RS (255,251) IIP is proven in FPGA environment.
FEC RS (255,251) IIP is supported natively in Verilog and VHDL