eMMC 5.1 HS400 PHY

Overview

The eMMC5.1 PHY is a fully compliant PHY layer for JEDEC eMMC5.1 and eMMC5.1 JESD84-B50 specification. It is backward compatible with eMMC4.51 and earlier versions of the specifications. This allows the designers of the SoC to easily support the eMMC interface and optimize the performance and power while maintaining interoperability with eMMC 5.0 and eMMC 5.1 devices.

eMMC 5.1 HS400 PHY IP consists of hardened PHY IP and RTL block code. The hard-macro consists of analog IPs, such as eMMC 5.1 interface Pads, Impedance Calibration Pad, an analog DLL, and the DLL wrapper. The RTL Block code includes the Host/Device controller.

To assist with eMMC 5.1 IP integration, the vendor provides all of the back-end views of eMMC 5.1 GPIO Pads and CALIO Pad integrated with TSMC ESD protection structure for I/O VDDQ, VSSQ, and Power Clamps.

Key Features

  • Suitable for Transmitter, Receiver, and Data Strobe pins
  • I/O voltage: 1.8V or 3.3V
  • Core voltage: 0.9V

Benefits

  • Silicon proven, fully compliant core
  • Premier direct support from Arasan IP core designers
  • Easy-to-use industry standard test environment
  • Unencrypted source code allows easy implementation
  • Reuse Methodology Manual guidelines (RMM) compliant verilog code

Block Diagram

eMMC 5.1 HS400 PHY Block Diagram

Deliverables

  • GDSII database
  • LVS Netlist
  • Physical Abstract Model (LEF)
  • Timing Models
  • Behavioral Models
  • Design Integration Guide
  • Technical Documentation

Technical Specifications

×
Semiconductor IP