DVB-S2 Modulator
Overview
The IPrium-DVB-S2-Modulator IP Core implements the DVB-S2 modulation standard ETSI 302 307. The IP Core is a complete digital QPSK/PSK/APSK modulator with integrated BCH/LDPC Forward Error Correction (FEC) and is optimized for high-capacity satellite systems (up to 400 Mbit/s).
Key Features
- Fully synchronous design, using single clock
- Fully synthesizable drop-in module for FPGAs
- Optimized for high performance and low resources
- Low implementation loss
- Fully verified and real-time tested on a FPGA based development platform
- Considerations for easy ASIC integration
- Validated on IPrium Evaluation Boards
Deliverables
- VQM/NGC/EDIF netlists for Altera Quartus II, Xilinx ISE, Lattice Diamond or Microsemi (Actel) Libero SoC
- IP Core testbench scripts
- Design examples for Altera, Xilinx, Lattice, and Microsemi (Actel) evaluation boards
- Free 1 year warranty and support period
Technical Specifications
Maturity
Silicon proven
Availability
Now