20GSa/s 12-Bit Analogue-to-Digital Converter (ADC)

Overview

1-VIA’s high-speed low-power RF-ADC is targeted at upcoming telecommunication markets such as 5G and Satellite Communications. The RF-ADC has an effective 3dB bandwidth > 9GHz and 10 Effective Number of Bits (ENOB), making it an ideal candidate for FR1 (sub-6 GHz) and FR2 (mmWave 6-100 GHz) 5G deployment scenarios.

The ADC is a standalone macro which employs calibration of time interleaving skew, linearity and offset both at start-up and continuously in the background.

Key Features

  • TSMC: 12/16nm CMOS FinFET
  • Resolution: 12-bit
  • Sampling rate: 20GSa/s
  • Power supplies: 1.8V, 1.2V, 1V and 0.8V
  • Power consumption: 800mW
  • Differential analog input: 1Vppd
  • 3dB Input bandwidth: > 9GHz
  • DNL: ± 0.5 LSB
  • INL: ± 0.5 LSB
  • SNDR: 61.5dBc
  • Background time interleaving skew, linearity and offset calibration

Block Diagram

20GSa/s 12-Bit Analogue-to-Digital Converter (ADC) Block Diagram

Applications

  • 5G Base stations
  • Automotive Driver Assistance Systems (ADAS)
  • Direct-RF
  • Multi-carrier and Multi-standard wireless infrastructure
  • Satellite communications
  • Test equipment

Deliverables

  • Datasheet
  • Characterization report
  • Layout view (GDSII)
  • Abstract view (LEF)
  • Timing View (LIB)
  • Behavioural model (Verilog)
  • Integration guidelines and support

Technical Specifications

Foundry, Node
TSMC 16 FFC, TSMC 12 FFC
Availability
Contact Vendor
TSMC
Pre-Silicon: 12nm , 16nm
×
Semiconductor IP