The device is a dual Intermediate-frequency amplifier (IFA) which consists of 4-stage amplifier with tunable gain, an input linear buffer for analog output and an analog-digital converter for digital output and a detector of output level.
The amplifier has differential inputs and outputs, and consists of 4 stages. Gain is sequentially reduced from the last stage to the first stage. This method allows to keep a low noise figure in wide gain range.
The amplifier can operate in the following modes:
-linear output with automatic gain control (AGC);
-digital output with AGC for analog signal;
-digital output with AGC for digital signal.
The block is fabricated on SMIC CMOS 0.18 um technology.
0 to 62 dB intermediate frequency amplifier
Overview
Key Features
- SMIC CMOS 180 nm technology
- Wide gain range (0…62 dB)
- Low input noise figure
- Low group delay time ripple vs. frequency and gain
- Digital and analog output modes
- Built-in AGC detector without external capacitor
- No external components required
- Portable to other technologies (upon request)
Applications
- Receivers
- Transceivers
- Navigation systems
Deliverables
- Schematic or NetList
- Abstract model (.lef and .lib files)
- Layout view (optional)
- Behavioral model (Verilog)
- Extracted view (optional)
- GDSII
- DRC, LVS, antenna report
- Test bench with saved configurations (optional)
- Documentation
Technical Specifications
Foundry, Node
SMIC CMOS 180 nm
Maturity
silicon proven
Availability
Now
SMIC
Silicon Proven:
180nm
G
Related IPs
- 64 dB Intermediate frequency amplifier with wide gain range
- Intermediate frequency amplifier with wide gain range
- 60 to 83 MHz High linearity intermediate frequency amplifier
- 7 to 20 MHz Intermediate frequency amplifier
- 2 to 27 MHz Intermediate frequency amplifier
- 120 to 250 kHz Intermediate frequency amplifier with AGC