DFI集团发布高速存储控制器和PHY接口的DFI 5.0规范的初始版本
AUSTIN, Texas, May 2, 2018 — The DDR PHY Interface (DFI) Group today released version 5.0 of the specification for interfaces between high-speed memory controllers and physical (PHY) interfaces to support the requirements of future mobile and server memory standards. The DFI specifications, widely adopted throughout the memory industry, enable greater interoperability.
The DFI Group included several interface improvements in this newest specification. The new version of the specification adds protocol support for the newest DDR and low-power memory technologies. Previous versions of the specification defined memory training across the interface between the memory controller and the PHY. The new specification completely transitions to PHY-independent training mode where the PHY trains the memory interface without involving the controller. Other interface improvements include lower power enhancements, providing a PHY-independent boot sequence, expanding frequency change support, and defining new controller-to-PHY interface interactions.
“The industry is beginning to embrace new low-power and DDR memory technologies, including high-performance devices such as servers, storage, and networking; autonomous vehicles; and low-power handheld devices and IoT,” stated John MacLaren, DFI Group chairman and Cadence design engineering architect. “The DFI Group, consisting of experts from leading companies in the industry, is enthusiastic to contribute to enabling this transition with the latest release of the DFI specification. Beyond supporting the latest DDR and LPDDR memory technologies, we have introduced significant improvements to the interface to improve low power, interoperability, and interface interactions.”
“Adopting open and standard interfaces like the new DFI 5.0 specification for high-speed memory controller and PHY interface allows AMD to efficiently and effectively adopt new memory standards as we deliver high-performance products to our customers. AMD is pleased to contribute to the DFI 5.0 standard and push for interoperability.”
“Cadence has been a key contributor to the DFI 5.0 standard, which helps to ensure interoperability between DDR PHYs and DDR controllers, particularly for future memory devices,” said Marc Greenberg, group director, product marketing, DDR, HBM, flash/storage and MIPI IP. “Cadence customers and partners using DFI 5.0 can be confident in having a defined interoperability standard between their DDR PHYs and DDR controllers, whether the PHY and controller come from Cadence, internal development at the Cadence customer, or a third party.”
“As a leading provider of DDR IP and Verification IP, Synopsys makes significant investments to ensure that our DesignWare® controller and PHY IP are compliant to industry standards such as DFI,” said Navraj Nandra, Sr. Director of Marketing for Interface and Analog IP solutions at Synopsys. “By being a long-term contributor and implementer of the DFI interface through many DDR and LPDDR generations, including DDR5/LPDDR5, Synopsys understands the importance of supporting the latest DFI standards to help designers ease their integration effort and reach their memory performance requirements.”
Related Semiconductor IP
- DDR5 PHY - TSMC N5
- DDR5 PHY - TSMC N4P
- DDR5 PHY - TSMC N3P
- DDR5 MRDIMM2 PHY - TSMC N3P
- DDR5 PHY - TSMC N3E
Related News
- Cadence 通过面向 TSMC 先进工艺的 PCIe 5.0 PHY 和控制器 IP 规范合规性认证
- T2M全新发布的DisplayPort v1.4 Tx PHY及其控制器IP已成功完成12nm技术硅验证,并通过生产验证,现已即刻开放授权
- 经硅验证的12nm PCIe 5.0 PHY和控制器IP,彻底改变连接的新解决方案
- T2M-IP发布通过22ULP工艺验证的eDisplayPort v1.4 Tx PHY和控制器IP