The bias block only for FXLVRX080HF0L, UMC 55nm LP/RVT LowK Logic Process

×
Semiconductor IP