The bias block only for FXLVRX050HH0L, UMC 40nm LP/RVT LowK Logic Process

×
Semiconductor IP