The MXL-DS-LVDS is a high performance 4-channel LVDS Deserializer implemented using digital CMOS technology. Both the serial and parallel data are organized into four channels. The parallel data can be 7 or 10 bits wide per channel. The input clock is 25MHz to 165MHz. The De-serializer is highly integrated and requires no external components. Great care was taken to insure matching between the Data and Clock channels to maximize the deserializer margin. The circuit is designed in a modular fashion and desensitized to process variations. This facilitates process migration, and results in a robust design.
LVDS Deserializer IP
Overview
Key Features
- 25-165 MHz clock support
- Up to 1.15 Gbps bandwidth
- Up to 5 Gbps data throughput
- Low power CMOS design
- Power Down mode
- Low swing LVDS devices for low EMI
- PLL requires no external components
- Programmable parallel data width
- Compatible with TIA/EIA-644 LVDS Standard
Block Diagram

Technical Specifications
Short description
LVDS Deserializer IP
Vendor
Vendor Name
GLOBALFOUNDRIES
Pre-Silicon:
130nm
SMIC
Pre-Silicon:
130nm
LL
Silterra
Pre-Silicon:
130nm
,
180nm
TSMC
Pre-Silicon:
180nm
G
Silicon Proven: 130nm G
Silicon Proven: 130nm G
UMC
Pre-Silicon:
90nm
G
Related IPs
- Dual FPD-link, 30-Bits Color LVDS Receiver, 170Mhz (SVGA/FHD@120Hz) LVDS de-serializer 10:70 channel decompression with automatic de-skew
- Sub-LVDS receiver followed by 1:4 de-serializer
- LVDS receiver, 650M, 5 channel
- 650M LVDS transmitter, 5 channel
- Video LVDS SerDes Transmitter-Receiver IP Core
- LVDS Transmitter 1250Mb/s, 800Mhz clock with RSDS support