This IP is a total solution for LVDS applications, including LVDS transmitter I/O, receiver I/O, common block and power/ground I/O. LVDS transmitter and receiver support 1.2Gbps maximum data-rate. LVDS transmitter I/O can obtain good impedance matching by setting internal terminal impedance enable. There are multi-bits controlling signals to get different differential output swings and common mode voltage.
LVDS receiver I/O can receive differential signals with full-scale common voltage and small differential voltage.
Library of LVDS Ios cells in SMIC 130nm~28nm
Overview
Key Features
- ? Conforms to the TIA/EIA-644-A LVDS standard
- ? Suitable for vertical placement
- ? Data rate up to 1.2Gbps
- ? Simple method for testing LVDS transmitter and receiver
- ? 4-bit controlling signals to get different differential output swings
- ? 4-bit controlling signals to get different common voltage
- ? LVDS receiver receives differential signals with full-scale common voltage and small differential voltage
- ? Operating temperature range: -40°C ~ +125°C
Applications
- SoC Interconnection
- Display,Video
Technical Specifications
Maturity
Available on request
Related IPs
- Library of LVDS Ios cells in HHGrace 130nm~55nm
- Library of LVDS Ios cells in HLMC 28nm
- Library of LVDS Ios cells in TSMC 180nm~22nm
- 28nm Wirebond IO library with dynamically switchable 1.8V/ 3.3V GPIO, 5V I2C open-drain, 1.8V & 3.3V analog, OTP program cell, and HDMI & LVDS protection macros - featured across a variety of metal stack and pad configuration options
- Complete memory system supporting any combinations of SDR SDRAM, DDR, DDR2, Mobile SDR, FCRAM, Flash, EEPROM, SRAM and NAND Flash, all in one IP core
- Library of LVDS IOs cells for TSMC 40G