Adapteva Scalable IP to Transform Multicore Computing Landscape
Brings Unprecedented Parallel Processing Performance to Floating-Point Programs While Lowering Power Consumption
LEXINGTON, Mass.-- May 03, 2011 --Adapteva, a privately-held semiconductor technology startup, today announced its flagship Epiphany microprocessor architecture IP (intellectual property). The company’s technology is unprecedented in its ability to scale to thousands of parallel processors on a single chip, connected through a high-bandwidth on-chip network, with each processor capable of executing separate and independent programs. The resulting performance boost is coupled with Adapteva’s extremely low-power design and standard C programming model, bringing an unprecedented level of real-time processing to performance- and power-constrained mobile devices like smartphones and tablet computers, as well as improving performance levels for an array of other parallel computing platforms.
The Epiphany architecture shatters all previous commercial multicore achievements. The company has implemented a high performance version of the architecture, featuring 1,000 general-purpose floating point processor cores, an order of magnitude (10x) greater than any previously announced multicore device. By designing processor and network sub-components specifically for massive multicore processing and for low-power embedded computing, Adapteva was able to remove much of the power inefficiency often seen in traditional microprocessors and networks. The benefits of this technology are far reaching in healthcare, military and high performance computing applications – and on mobile computing devices, the impact is even more pronounced.
While dual- and quad-core processors have entered the mobile market in the past year, Adapteva now enables the integration of a 64-core general-purpose processing engine into the silicon real estate of a typical smartphone System-On-Chip (SoC). Based on recent trends in multicore performance growth and generally accepted industry performance projections, Adapteva’s leap to 64-cores represents a disruptive change in the mobile marketplace that should not have occurred until 2016. Epiphany’s high performance and low-power consumption makes it ideal for augmenting existing mobile processors (such as ARM), and allows processing-intensive applications, which today must be shipped over the cellular network to a server, to be executed in real-time directly on the mobile device.
“With the Epiphany multicore architecture, the application lag-time inherent in today’s mobile computing environment can become a thing of the past,” said Andreas Olofsson, CEO and founder of Adapteva. “’Real-time’ will have a new meaning for complex mobile-computing capabilities that used to be restricted to the server, but can now be processed locally on the mobile device itself. Applications, from virtual content overlay, to face recognition, to real-time speech recognition, that will be feasible with our truly parallel computing environment, aren’t even envisioned as possible with the newly available quad-core devices.”
“Adapteva’s combination of C-programmability, ease-of-use, built-in floating point support, and unprecedented energy efficiency makes it an ideal accelerator for systems needing to augment existing FPGA-based signal chains with advanced floating-point algorithms,” said Jeff Milrod, President and CEO of BittWare, Inc. “At BittWare, we saw the possibilities for the Adapteva technology advance from day one. This is why we chose to OEM Adapteva’s chips on our boards – with its unique capabilities; we will be able to leap far ahead of the competition.”
Adapteva has developed a silicon reference platform in 65nm based on the Epiphany architecture, featuring 16 processor cores running at 1GHz and off-chip links with 8GB/sec total bandwidth. Running the C-based CoreMark benchmark from EEMBC at 1GHz, each one of the processor cores achieves an out-of-the-box benchmark score of 1288, demonstrating the ease-of-use of the Epiphany architecture. The performance of the reference chip is even more impressive in executing floating-point math programs (high-accuracy), where it demonstrates an energy efficiency of 35 GFLOPS/Watt. Adapteva offers a complete hardware development kit for evaluating the Epiphany architecture and silicon reference design. The kit features a full suite of multicore development tools including an ANSI-C compiler, cycle accurate multicore simulator, debugger, Integrated Development Environment and multicore run-time libraries.
The Adapteva Epiphany multicore architecture and hardware evaluation platform will be demoed at the ESC Multicore Expo in San Jose, CA (http://www.multicore-expo.com/) on May 3-5, 2011 at booth #2303.
About Adapteva
Adapteva, Inc. is a privately-held semiconductor technology company based in Lexington, Massachusetts. Adapteva has developed the world’s most energy efficient multicore microprocessor architecture, immediately boosting by an order of magnitude the number of cores that can be integrated on a single chip. Adapteva’s breakthrough architecture will have an immediate impact in a wide range of end-user products from compact mobile devices to next generation supercomputers. For more information on the company visit http://www.adapteva.com
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- Silicon-Proven 14-Bit 4.32 GSps Wide Band ADC IP Core with Time-Interleaved Pipeline Architecture Now Available for Whitebox Licensing with No Royalty Fees
- VeriSilicon unveils next-generation high-performance Vitality architecture GPU IP series
- Qualcomm Introduces the World's Most Advanced Mobile Microprocessor
- Olympus Renews and Expands License of Tensilica's Xtensa Microprocessor
Latest News
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology
- Arm Announces Appointment of Eric Hayes as Executive Vice President, Operations