Cadence Unveils Arm-Based System Chiplet
November 21, 2024 -- Cadence has announced a groundbreaking achievement with the development and successful tapeout of its first Arm-based system chiplet. This innovation marks a pivotal advancement in chiplet technology, showcasing Cadence's commitment to driving industry-leading solutions through its chiplet architecture and framework.
The First System Chiplet
In a significant leap forward, Cadence has successfully prototyped, designed, and taped out the industry's first system chiplet. This chiplet integrates processors, system IP, and memory IP within a single package, interconnected through the Universal Chiplet Interconnect Express™(UCIe™) standard interface. Developed with Arm, the chiplet complies with Arm's Chiplet System Architecture (CSA), a standard that ensures interoperability and speeds time-to-market for chiplets.
A system chiplet includes functionality to manage the resources and functionality of the overall multi-chiplet SoC. Featuring components such as a system processor, safety management processor, Cadence controllers, and Cadence PHY IP for LPDDR5 and UCIe, the chiplet is a testament to Cadence's innovation. Using Cadence Janus NoC technology, the chiplet accommodates up to 64GB/s peak bandwidth for UCIe IP and 32GB/s peak memory bandwidth for LPDDR5 IP.
Advancing the Chiplet Ecosystem with Arm
In March 2024, Cadence and Arm formalized their longstanding collaboration to deliver a chiplet-based reference design and a cutting-edge software development platform. This partnership combines Cadence's robust IP and EDA solutions with Arm's state-of-the-art IP technologies, significantly reducing design complexity and accelerating time-to-market for customers. The alliance sets the stage for further advancements, offering customers a comprehensive development platform for unprecedented performance and efficiency.
The central strategy for this collaboration is investing in the Arm CSA, enabling greater component reuse between suppliers. Cadence is an active contributor to the CSA and is developing chiplets that comply with this standard. These standards allow scale and faster time-to-market for chiplets, including Arm Compute Subsystems (CSS) and the Cadence system chiplet.
Advanced IP Technology Innovations
Capitalizing on decades of expertise in IP and subsystem design, the Silicon Solutions Group delivers high-value solutions that address customer challenges. Abstracting functionality into chiplet IP empowers customers to bring innovations to market more quickly. Cadence's mastery of advanced packaging and interconnect technologies enables scalable, high-performance solutions that enhance efficiency and drive technological progress.
Transforming Industries with Chiplet Technology
The shift from monolithic SoCs to chiplet-based designs is driven by the need for enhanced design efficiency, faster platform refresh cycles, and optimized power, performance, and area (PPA) metrics. Chiplets enable a multi-foundry business model, integrating cross-foundry process technologies within the same package. As technology density scaling slows, chiplets become essential in overcoming Moore's Law limits and process reticle constraints. New packaging and interconnect solutions, including 2.5D and 3D packaging and die-to-die interfaces like UCIe, support this transformative approach, offering customers a path to accelerated innovation and market readiness.
Conclusion
Cadence's pioneering work in chiplet technology represents a significant advance in the semiconductor industry. Cadence is setting new benchmarks for efficiency, scalability, and performance through innovative architectures, robust IP, and strategic partnerships. These developments meet the evolving demands of the high-performance computing, automotive, and data center industries and empower customers to overcome design challenges and accelerate their time to market. Cadence remains committed to pushing the boundaries of technology, shaping the future of the chiplet ecosystem.
Learn how Cadence's chiplet technology can benefit your business.
Related Semiconductor IP
- Root of Trust (RoT)
- Fixed Point Doppler Channel IP core
- Multi-protocol wireless plaform integrating Bluetooth Dual Mode, IEEE 802.15.4 (for Thread, Zigbee and Matter)
- Polyphase Video Scaler
- Compact, low-power, 8bit ADC on GF 22nm FDX
Related News
- Cadence Collaborates with Arm to Jumpstart the Automotive Chiplet Ecosystem
- Arm, ASE, BMW Group, Bosch, Cadence, Siemens, SiliconAuto, Synopsys, Tenstorrent and Valeo commit to join imec's Automotive Chiplet Program
- Cadence Collaborates with Arm to Accelerate Neoverse V2 Data Center Design Success with Cadence AI-driven Flows
- Cadence Joins Arm Total Design to Accelerate Development of Arm-Based Custom SoCs
Latest News
- BrainChip Provides Low-Power Neuromorphic Processing for Quantum Ventura’s Cyberthreat Intelligence Tool
- Ultra Accelerator Link Consortium (UALink) Welcomes Alibaba, Apple and Synopsys to Board of Directors
- CAST to Enter the Post-Quantum Cryptography Era with New KiviPQC-KEM IP Core
- InPsytech Announces Finalization of UCIe IP Design, Driving Breakthroughs in High-Speed Transmission Technology
- Arm Announces Appointment of Eric Hayes as Executive Vice President, Operations