PCMCIA IP Host Controller

Overview

The Mentor Graphics PCMCIA core provides an efficient and easy-to-use interface to devices that are PCMCIA card 2.1 compliant. The core generates read/write cycles for attribute memory,common memory,and I/O modes. The core is designed to interface to the processor through aCoreFrame�®businterface. The CoreFrame bus interface is anon-pipelined interface incorporating address, data, read strobe, write strobe, and a wait signal. Interrupt status and
maskingregisters are provided to enable polled or interrupt driven firmware to service the interrupts. Particular events on the PCMCIA card interface can be programmed to generate an interrupt to the processor. The core includes programmable timing control registers to support a wide range of operating frequencies. PC cards can be memory mapped to simplify firmware.

Key Features

  • Supports memory and I/O modes
  • Supports 8-bit and 16-bit accesses
  • Up to 20 MB/s transfer rate in common memory mode
  • Up to 17 MB/s transfer rate in PIO mode
  • Conforms to PCMCIAcard 2.1 standard
  • Data transfer to/from memory via DMAor PIO interface
  • 133 MHz maximum operating frequency in 0.18u
  • Supports either CoreFrame or ARM AMBA AHB bus interface

Technical Specifications

×
Semiconductor IP