GSMC 0.15um LV IO Library
Overview
GSMC 0.15um LV process 1.5v/3.3v Generic IO library
Key Features
- GSMC 0.15um LV Logic 1P7M Salicide 1.5V/3.3V Process.
- 3.3V I/O, 1.5V Core, 5V Tolerant.
- Both Inline and Stagger Compatible IO Pads.
- Configurable Input-Output and Skew Rate Control.
- Robust ESD (>2000V) and Latch-up Immunity (+/-200 mA).
Technical Specifications
Foundry, Node
GSMC 0.15um
Maturity
Silicon Proven
Related IPs
- 28nm Wirebond IO library with dynamically switchable 1.8V/ 3.3V GPIO, 5V I2C open-drain, 1.8V & 3.3V analog, OTP program cell, and HDMI & LVDS protection macros - featured across a variety of metal stack and pad configuration options
- A 130nm Wirebond IO library with 3.3V GPIO, LVDS TX & RX, 3.3V I2C open-drain, analog cell and OTP program cell
- A 65nm Wirebond IO library with 2.5V GPIO, LVDS TX & RX and 2.5V analog / RF
- SMIC 0.15um LV Power-On-Reset
- SMIC 0.15um LV Power-On-Reset
- GSMC 0.15um 1.5V/3.3V PCI I/O Cells Library