Included at no additional charge with ISE software.
Xilinx Video in to AXI4-Stream IP core enables video designers to quickly and easily connect external video signals to video processing blocks that use AXI4-Stream.
The Video In to AXI-4 Stream LogiCORE™ IP core converts common parallel video signals (such as from a DVI PHY) to an AXI4-Stream interface. The input video signals must have data, clock, DE, sync signals (Vsync and Hsync) and/or blanking signals (Vblank and Hblank). The AXI4-Stream interface signals are compliant to the AXI4-Stream Video Protocol as defined in the AXI Reference Guide (UG761), and as is implemented on most Xilinx Video IP cores. This enables video designers to quickly and easily connect an external video source to subsequent processing blocks that use a video protocol on the AXI4-Stream interface (such as Xilinx Video IP). This core works in conjunction with the Xilinx Video Timing Controller (VTC) core to detect characteristics of the incoming video format that can be read by a system processor and used to configure subsequent processing blocks. Source code is provided with the core to allow customers to adapt the core to work with unique video signals that may not already be included in the core.
Video In to AXI4-Stream
Overview
Key Features
- Configurable input data width accepts 8-64 bits enabling use with a variety of video source types and video data formats such as DVI, sub-sampled image sensor data, monochrome data, etc.
- AXI4-Stream interface is compliant with the AXI4-Stream Video Protocol as described in the AXI Reference Guide (UG761)
- Supports 1080P60 pixel clock rates in all supported devices families
- Supports 4kx2k at 24Hz clock rates in supported high performance devices
- Designed to operate in conjunction with the Xilinx Video Timing Controller IP Core
- Handles asynchronous clock boundary crossing between video clock domain and AXI4-Stream clock domain
Technical Specifications
Short description
Video In to AXI4-Stream
Vendor
Vendor Name
Related IPs
- Video Scaler with Up Conversion to 4K
- I2C Controller IP – Slave, SCL Clock, Parameterized FIFO, APB Bus. For low power requirements in I2C Slave Controller interface to CPU
- AXI4-Stream to/from AXI Memory Map - AXI4-Stream Conversion to AXI Memory Map, 16 Channels
- AXI4-Stream to/from AXI Memory Map - AXI Memory Map Conversion to AXI4-Stream, 16 Channels
- 1.5V to 3.3V GPIO with Tri-State Output Driver in GF 180nm
- Video Encoder IP – 4k60 Scalable up to 8K120