UMC L55LP 55nm General Purpose PLL - 120MHz-600MHz
Overview
The General Purpose PLL is a wide range clock multiplier with deskew capability. It contains a 1-16 divider at the reference clock input, a 1-64 divider in the internal feedback path, and a 1-16 divider at the output. The outputs are 50% duty cycle for all output divider values. It delivers optimal jitter performance over all multiplication settings and is suitable for system clock, DDR and general purpose applications where small size, low power and low cost are important.
Key Features
- Designed as a wide range clock multiplier with deskew capability.
- Delivers optimal jitter performance over all multiplication settings.
- Low area and low power.
- Suitable for system clock, DDR and general purpose applications.
- Ideal for cost sensitive applications.
Deliverables
- GDSII (100% DRC and LVS clean)
- LVS Spice netlist
- Verilog model
- Synopsys synthesis model
- LEF for clock generator PLL
- User Guidelines including:
- integration guidelines,
- layout guidelines,
- testability guidelines,
- packaging guidelines,
- board-level guidelines
Technical Specifications
Foundry, Node
UMC L55LP
UMC
Pre-Silicon:
55nm
Related IPs
- General Purpose Fractional-N PLL in GlobalFoundries 22FDX
- 800MHz General Purpose PLL
- 600MHz General Purpose Clock Multiplier PLL for 180n CMOS
- IGAPLLV09A, TSMC CLN12FFC/CLN16FFC General purpose PLL
- IGAPLLT08A, TSMC CLN28HPC & CLN28HPC+ General Purpose PLL
- IGAPLLT12A, TSMC CLN28HPC+ General Purpose PLL