TSMC 40LP 2Gb/s RX LVDS IO cell
Overview
The LSR25R/Z cell is a high-speed and low-power LVDS receiver IO cell powered at 2.5V/1.1V or 1.8V/1.1V, designed on the TSMC 40 LP technology.
Key Features
- TSMC 40 LP
- 2.5V/1.1V IO/Core transistors
- Fully compliant with TIA/EIA-644-A-2001
Benefits
- Standard-compliant to TIA/EIA-644-A-2001
- Built-in, low parasitic ESD protection
- Easily integrates with TSMC I/O library cells
- All-in-ringR topology, so no core silicon area is used by LVDS
- The same cells operate with 2.5V/1.1V or 1.8V/1.1V power supplies
- Standby/power down mode
- Internal bias voltage generation and bias current distribution circuitry
- Selectable on-chip termination resistor, with optional user tuning
- Digital loopback functions to ease ATE testing
- Up to 2 Gbps data rate
Applications
- Multi-purpose reconfigurable IO
- Point-to-point, point-to-multipoint or bus-based IC high-speed data communications
- Intra-package (e.g. MCM or SIP) inter-die high-speed data communications
- Backplane high-speed data communications
- High-speed serial communications (HDMI, SATA, PCIeX, etc.)
- Communication to LCD/OLED screens
- Video sensor digital data interface
Deliverables
- GDS II layouts
- LEF abstracts
- CDL netlists
- Liberty timings
- Verilog description
- A full datasheet
- An integration note
Technical Specifications
Foundry, Node
TSMC 40 LP
Maturity
Silicon proven
TSMC
Silicon Proven:
40nm
LP
Related IPs
- 28nm Wirebond IO library with dynamically switchable 1.8V/ 3.3V GPIO, 5V I2C open-drain, 1.8V & 3.3V analog, OTP program cell, and HDMI & LVDS protection macros - featured across a variety of metal stack and pad configuration options
- IO & ESD solutions supporting GPIO, I2C,RGMII, SD, LVDS, HDMI & analog/RF across multiple technology nodes
- TSMC 40LP 2Gb/s TX LVDS IO cell
- TSMC 40LP 2Gb/s bidirectional LVDS IO cell
- TSMC 40LP Combo IO with 2Gb/s LVDS and CMOS GPIO
- HDMI 1.3 Rx PHY & Controller IP, Silicon Proven in TSMC 40LP