Standard Cell PowerSlash(TM) Library IP, LVT, 9 tracks, UMC 28nm HLP process
Overview
UMC 28nm HLP/LVT Logic process 9-Track POWERSLASH standard Core Cell Library (C35).
Technical Specifications
Foundry, Node
UMC 28nm HLP
UMC
Pre-Silicon:
28nm
HLP
Related IPs
- Standard Cell PowerSlash(TM) Library IP, RVT, 9 tracks, UMC 28nm HLP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 7 tracks, UMC 28nm HLP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 12 tracks, UMC 28nm HLP process
- Standard Cell PowerSlash(TM) Library IP, LVT, 9 tracks, UMC 40nm LP process
- Standard Cell (ECO) Library IP, LVT, 9 tracks, UMC 28nm HLP process
- Standard Cell (Generic) Library IP, LVT, 9 tracks, UMC 28nm HLP process